LTC2355-12_09 LINER [Linear Technology], LTC2355-12_09 Datasheet - Page 5

no-image

LTC2355-12_09

Manufacturer Part Number
LTC2355-12_09
Description
Serial 12-Bit/14-Bit, 3.5Msps Sampling ADCs with Shutdown
Manufacturer
LINER [Linear Technology]
Datasheet
timing characteristics
range, otherwise specifications are at T
SYMBOL
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
Note 1: Stresses beyond those listed under Absolute Maximum Ratings
may cause permanent damage to the device. Exposure to any Absolute
Maximum Rating condition for extended periods may affect device
reliability and lifetime.
Note 2: All voltage values are with respect to GND.
Note 3: When these pins are taken below GND or above V
clamped by internal diodes. This product can handle input currents greater
than 100mA below GND or greater than V
Note 4: Offset and full-gain specifications are measured for a single-ended
A
Note 5: Integral linearity is tested with an external 2.55V reference and is
defined as the deviation of a code from the straight line passing through
the actual endpoints of a transfer curve. The deviation is measured from
the center of quantization band.
Note 6: Guaranteed by design, not subject to test.
Note 7: Recommended operating conditions.
Note 8: The analog input range is defined for the voltage difference
between A
Note 9: The absolute voltage at A
Note 10: If less than 3ns is allowed, the output data will appear one
clock cycle later. It is best for CONV to rise half a clock before SCK, when
running the clock at rated speed.
SAMPLE(MAX)
THROUGHPUT
SCK
CONV
1
2
3
4
5
6
7
8
9
10
12
IN
+
input with A
IN
+
and A
PARAMETER
Maximum Sampling Rate per Channel
(Conversion Rate)
Minimum Sampling Period (Conversion + Acquisiton Period)
Clock Period
Conversion Time
Minimum High or Low SCLK Pulse Width
CONV to SCK Setup Time
Nearest SCK Edge Before CONV
Minimum High or Low CONV Pulse Width
SCK↑ to Sample Mode
CONV↑ to Hold Mode
16th SCK↑ to CONV↑ Interval (Affects Acquisition Period)
Delay from SCK to Valid Bits 0 Through 13
SCK↑ to Hi-Z at SDO
Previous SDO Bit Remains Valid After SCK
V
REF
IN
IN
Settling Time After Sleep-to-Wake Transition
grounded and using the internal 2.5V reference.
.
IN
+
and A
DD
IN
without latchup.
A
must be within this range.
= 25°C. V
DD
DD
The
, they will be
= 3.3V.
l
denotes the specifications which apply over the full operating temperature
CONDITIONS
(Note 16)
(Note 6)
(Note 6)
(Notes 6, 10)
(Note 6)
(Note 6)
(Note 6)
(Notes 6, 11)
(Notes 6, 7, 13)
(Notes 6, 12)
(Notes 6, 12)
(Notes 6, 12)
(Note 14)
Note 11: Not the same as aperture delay. Aperture delay is smaller (1ns)
because the 2.2ns delay through the sample-and-hold is subtracted from
the CONV to Hold mode delay.
Note 12: The rising edge of SCK is guaranteed to catch the data coming
out into a storage latch.
Note 13: The time period for acquiring the input signal is started by the
16th rising clock and it is ended by the rising edge of convert.
Note 14: The internal reference settles in 2ms after it wakes up from Sleep
mode with one or more cycles at SCK and a 10µF capacitive load.
Note 15: The full power bandwidth is the frequency where the output code
swing drops to 3dB with a 2.5V
Note 16: Maximum clock period guarantees analog performance during
conversion. Output data can be read with an arbitrarily long clock.
Note 17: V
Note 18: The LTC2355-14 is measured and specified with 14-bit resolution
(1LSB = 152µV) and the LTC2355-12 is measured and specified with
12-bit resolution (1LSB = 610µV).
Note 19: The sampling capacitor at each input accounts for 4.1pF of the
input capacitance.
LTC2355-12/LTC2355-14
DD
= 3.3V, fSAMPLE = 3.5Msps.
l
l
l
P-P
15.872
MIN
3.5
1.2
16
45
input sine wave.
2
3
0
4
4
2
TYP
18
2
10000
MAX
286
8
6
SCLK cycles
UNITS
2355fa

MHz
ms
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for LTC2355-12_09