X1205 Xicor, X1205 Datasheet - Page 8

no-image

X1205

Manufacturer Part Number
X1205
Description
Real Time Clock/Calendar
Manufacturer
Xicor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
X1205S8
Manufacturer:
INTERSIL
Quantity:
4 693
Part Number:
X1205S8I
Manufacturer:
XICOR
Quantity:
20 000
Part Number:
X1205S8T1
Manufacturer:
ST
0
Part Number:
X1205S8Z
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
X1205Z
Manufacturer:
INTERSIL
Quantity:
20 000
In the read mode, the device will transmit eight bits of
data, release the SDA line, then monitor the line for an
acknowledge. If an acknowledge is detected and no
stop condition is generated by the master, the device
will continue to transmit data. The device will terminate
further data transmissions if an acknowledge is not
detected. The master must then issue a stop condition
to return the device to Standby mode and place the
device into a known state.
Figure 3. Valid Data Changes on the SDA Bus
Figure 4. Valid Start and Stop Conditions
X1205 – Preliminary Information
Figure 5. Acknowledge Response From Receiver
REV 1.0.9 8/29/02
SCL from
Master
Data Output
from Transmitter
Data Output
from Receiver
SCL
SDA
SDA
SCL
Start
Data Stable
Start
1
www.xicor.com
Data Change
DEVICE ADDRESSING
Following a start condition, the master must output a
Slave Address Byte. Slave bits ‘1101’ access the CCR.
Bit 3 through Bit 1 of the slave byte specify the device
select bits. These are set to ‘111’.
The last bit of the Slave Address Byte defines the oper-
ation to be performed. When this R/W bit is a one, then
a read operation is selected. A zero selects a write
operation. Refer to Figure 6.
After loading the entire Slave Address Byte from the
SDA bus, the X1205 compares the device identifier
and device select bits with ‘1101111’. Upon a correct
compare, the device outputs an acknowledge on the
SDA line.
Data Stable
8
Stop
Characteristics subject to change without notice.
Acknowledge
9
8 of 22

Related parts for X1205