ICL7134 Intersil, ICL7134 Datasheet - Page 12

no-image

ICL7134

Manufacturer Part Number
ICL7134
Description
14-Bit Multiplying Microprocessor-Compatible D/A Converter
Manufacturer
Intersil
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICL7134ULCJI
Manufacturer:
INTERS
Quantity:
62
Offset Adjustment
1. Connect all data inputs and WR, CS, A
2. Adjust the offset zero-adjust trim-pot of the operational
3. Set data to 000000....00. Adjust the offset zero-adjust
4. Connect D
5. Adjust the offset zero-adjust trim-pot of op-amp A
Gain Adjustment (Optional)
1. Connect WR, CS, A
2. Connect D
3. Monitor V
4. To increase V
5 To decrease V
DGND.
amplifier A
AGND
trim-pot of any output op-amp A
±50µV at V
maximum of 0V ±50µV at the R
less between the A
less between the reference voltage and the V
nal (pin 18).
S
.
OUT
13
0
2
OUT
, D
, if used, for a maximum of 0V ±50µV at
(MSB) data input to V+.
1
for a -V
OUT
.
OUT
... D
FIGURE 10. BIPOLAR (2’S COMPLEMENT), FOUR-QUADRANT MULTIPLYING CIRCUIT
1
, connect a series resistor of 10Ω or
0
, connect a series resistor of 5Ω or
12
output and the R
and A
REF
to V+, D
(1 - 1/2
1
to DGND.
INV
13
1
13
, for a maximum of 0V
(MSB) to DGND.
terminal (pin 19).
) reading.
FB
terminal (pin 21).
0
and A
RFL
3
termi-
for a
1
ICL7134
to
12
Processor Interfacing
The ease of interfacing to a processor can be seen from
Figure 11, which shows the ICL7134 connected to an 8035
or any other processor such as an 8049. The data bus feeds
into both register inputs; three port lines, in combination with
the WR line, control the byte-wide loading into these
registers and then the DAC register. A complete DAC set-up
requies 4 write instructions to the port, to set up the address
and CS lines, and 3 external data transfers, one a dummy
for the final transfer to the DAC register.
A similar arrangement can be used with an 8080A, 8228,
and 8224 chip set. Figure 12 shows the circuit, which can be
arranged as a memory-mapped interface (using MEMW) or
as an I/O-mapped interface (using I/O WRITE). See A020
and R005 for discussions of the relative merits of memory-
mapped versus I/O-mapped interfacing, as well as some
other ideas on interfacing with 8080 processors. The 8085
processor has a very similar interface, except that the con-
trol lines available are slightly different, as shown in Figure
13. The decoding of the IO/M line, which controls memory-
mapped or I/O-mapped operation, is arbitrary, and can be
omitted if not necessary. Neither the MC680X nor R650X
processor families offer specific I/O operations. Figure 14
shows a suitable interface to either of these systems, using a
direct connection. Several other decoding options can be
used, depending on the other control signals generated in
the system. Note that the R650X family does not require
VMA to be decoded with the address lines.

Related parts for ICL7134