PCA9542 Philips Semiconductors, PCA9542 Datasheet - Page 8

no-image

PCA9542

Manufacturer Part Number
PCA9542
Description
2-channel I2C multiplexer and interrupt controller
Manufacturer
Philips Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCA9542A
Manufacturer:
PH
Quantity:
20 000
Part Number:
PCA9542AD
Manufacturer:
NXP
Quantity:
3 873
Part Number:
PCA9542AD
Manufacturer:
NXP
Quantity:
182
Company:
Part Number:
PCA9542AD,118
Quantity:
100
Part Number:
PCA9542ADЈ¬118
Manufacturer:
NXP
Quantity:
2 500
Part Number:
PCA9542APW
Manufacturer:
NXP
Quantity:
4 637
Part Number:
PCA9542APW
Manufacturer:
PHI-PB FREE
Quantity:
1 209
Part Number:
PCA9542APW
Manufacturer:
PHILIPS
Quantity:
2 899
Part Number:
PCA9542APW
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
PCA9542APW
Quantity:
453
Part Number:
PCA9542APW/DG118
Manufacturer:
NXP Semiconductors
Quantity:
135
Part Number:
PCA9542APWЈ¬112
Manufacturer:
NXP
Quantity:
3 570
Part Number:
PCA9542PW
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Company:
Part Number:
PCA9542PW
Quantity:
1 912
1. Pass gate propagation delay is calculated from the 20
2. A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIH
3. The maximum t
4. A fast-mode I
5. C
Philips Semiconductors
AC CHARACTERISTICS
NOTES:
1999 Oct 07
SYMBOL
t
2-channel I
t
t
t
t
HD:STA
HD:DAT
SU:DAT
SU:STO
the undefined region of the falling edge of SCL.
will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period
of the SCL signal, it must output the next data bit to the SDA line t
I
SU:STA
t
t
H
2
f
t
L
HIGH
LOW
INT
BUF
SCL
b
t
C
C-bus specification) before the SCL line is released.
t
t
pwr
pd
t
pwr
t
iv
ir
r
f
b
= total capacitance of one bus line in pF.
SDA
SCL
Propagation delay from SDA to SD
SCL clock frequency
Bus free time between a STOP and START condition
Hold time (repeated) START condition
After this period, the first clock pulse is generated
LOW period of the SCL clock
HIGH period of the SCL clock
Set-up time for a repeated START condition
Data hold time:
Data set-up time
Set-up time for STOP condition
Rise time of both SDA and SCL signals
Fall time of both SDA and SCL signals
Capacitive load for each bus line
INTn to INT active valid time
INTn to INT inactive delay time
LOW level pulse width rejection or INTn inputs
HIGH level pulse width rejection or INTn inputs
P
2
C bus device can be used in a standard-mode I
HD:DAT
t
for CBUS compatible masters
for I
BUF
2
C multiplexer and interrupt controller
2
C-bus devices
has only to be met if the device does not stretch the LOW period (t
S
t
HD;STA
PARAMETER
t
LOW
t
t
R
HD;DAT
Figure 8. Definition of timing on the I
n
or SCL to SC
typical R
t
HIGH
n
2
C-bus system, but the requirement t
ON
rmax
t
F
8
and and the 15 pF load capacitance.
t
SU;DAT
+ t
SU:DAT
STANDARD-MODE
MIN
250
500
4.7
4.0
4.7
4.0
4.7
5.0
4.0
0
0
1
2
I
= 1000 + 250 = 1250 ns (according to the standard-mode
2
C-BUS
2
C-bus
Sr
MAX
1000
0.3
100
300
400
LOW
4
2
1
t
) of the SCL signal.
SU;STA
t
HD;STA
SU:DAT
20 + 0.1C
20 + 0.1C
FAST-MODE I
min
100
MIN
500
1.3
0.6
1.3
0.6
0.6
0.6
0
of the SCL signal) in order to bridge
0
1
2
4
250 ns must then be met. This
b
b
5
5
t
SP
2
t
SU;STO
C-BUS
MAX
0.3
0.9
400
300
300
400
4
2
1
3
Product specification
PCA9542
SU00645
P
UNIT
KHz
pF
ns
ns
ns
ns
ns
ns
s
s
s
s
s
s
s
s
s
s

Related parts for PCA9542