AD1937 AD [Analog Devices], AD1937 Datasheet - Page 19

no-image

AD1937

Manufacturer Part Number
AD1937
Description
Four ADCs/Eight DACs with PLL, 192 kHz, 24-Bit Codec
Manufacturer
AD [Analog Devices]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD1937WBSTZ
Manufacturer:
ADI
Quantity:
210
Part Number:
AD1937WBSTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD1937WBSTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD1937WBSTZ-RL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD1937WBSTZ-RL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
SERIAL DATA PORTS—DATA FORMAT
The eight DAC channels use a common serial bit clock (DBCLK)
and a common left-right framing clock (DLRCLK) in the serial
data port. The four ADC channels use a common serial bit
clock (ABCLK) and left-right framing clock (ALRCLK) in the
serial data port. The clock signals are all synchronous with the
sample rate. The normal stereo serial modes are shown in
Figure 15.
The ADC and DAC serial data modes default to I
The ports can also be programmed for left-justified stereo,
right-justified stereo, and TDM modes. The word width is
SDATA
SDATA
SDATA
SDATA
LRCLK
LRCLK
LRCLK
LRCLK
BCLK
BCLK
BCLK
BCLK
NOTES
1. DSP MODE DOES NOT IDENTIFY CHANNEL.
2. LRCLK NORMALLY OPERATES AT
3. BCLK FREQUENCY IS NORMALLY 64 × LRCLK BUT MAY BE OPERATED IN BURST MODE.
MSB
MSB
MSB
MSB
LEFT CHANNEL
LEFT CHANNEL
LEFT CHANNEL
f
S
RIGHT-JUSTIFIED MODE—SELECT NUMBER OF BITS PER CHANNEL
EXCEPT FOR DSP MODE, WHICH IS 2 ×
LEFT-JUSTIFIED MODE—16 BITS TO 24 BITS PER CHANNEL
I
2
S-JUSTIFIED MODE—16 BITS TO 24 BITS PER CHANNEL
LSB
2
S stereo.
DSP MODE—16 BITS TO 24 BITS PER CHANNEL
LSB
LSB
Figure 15. Stereo Modes
Rev. 0 | Page 19 of 36
LSB
1/
f
S
MSB
24 bits by default and can be set to 16 or 20 bits in the DAC
Control 2 and ADC Control 1 registers. The DAC serial formats
are programmable in the DAC Control 0 register. The polarity of
DBCLK and DLRCLK is programmable in the DAC Control 1 reg-
ister. The ADC serial format is programmable in ADC Control 1
register. The ABCLK and ALRCLK clock polarities are pro-
grammed in ADC Control 2 register. In Figure 2, Figure 3, and
Figure 15 all of the clocks are shown with their normal polarity.
Both DAC and ADC serial ports can be programmed to become
the bus masters according to DAC Control 1 and ADC Control 2
registers. By default, both ADC and DAC serial ports are in the
slave mode.
f
S
.
MSB
MSB
MSB
RIGHT CHANNEL
RIGHT CHANNEL
RIGHT CHANNEL
LSB
LSB
LSB
LSB
AD1937

Related parts for AD1937