AD9148BPCZ AD [Analog Devices], AD9148BPCZ Datasheet - Page 22

no-image

AD9148BPCZ

Manufacturer Part Number
AD9148BPCZ
Description
Quad 16-Bit,1 GSPS, TxDAC+ Digital-to-Analog Converter
Manufacturer
AD [Analog Devices]
Datasheet
AD9148
SPI OPTIONS
The serial port can support both MSB-first and LSB-first data
formats. This functionality is controlled by the LSB first bit
(Register 0x00, Bit 6). The default is MSB first (LSB first = 0).
When LSB first = 0 (MSB first), the instruction and data bit must
be written from MSB to LSB. Multibyte data transfers in MSB-
first format start with an instruction byte that includes the register
address of the most significant data byte. Subsequent data bytes
should follow from the high address to the low address. In MSB-
first mode, the serial port internal byte address generator decrements
for each data byte of the multibyte communication cycle.
When LSB first = 1 (LSB first), the instruction and data bit must
be written from LSB to MSB. Multibyte data transfers in LSB-
first format start with an instruction byte that includes the register
address of the least significant data byte followed by multiple data
bytes. The serial port internal byte address generator increments
for each byte of the multibyte communication cycle.
The serial port controller data address decrements from the data
address written toward 0x00 for multibyte I/O operations if the
MSB-first mode is active. The serial port controller address
increments from the data address written toward 0x1F for
multibyte I/O operations if the LSB-first mode is active.
SCLK
SDIO
CSB
SDO
R/W N1 N0
Figure 41. Serial Register Interface Timing MSB First
INSTRUCTION CYCLE
A4 A3
A2 A1
A0 D7 D6
D7 D6
DATA TRANSFER CYCLE
N
N
D5
D5
N
N
D3
D3
0
0
D2
D2
0
0
D1
D1
0
0
D0
D0
0
0
Rev. PrA | Page 22 of 73
SCLK
SCLK
SCLK
SDIO
SDIO
SDIO
CSB
SDO
CSB
CSB
SDO
Figure 42. Serial Register Interface Timing LSB First
A0
Figure 43. Timing Diagram for SPI Register Write
Figure 44. Timing Diagram for SPI Register Read
t
INSTRUCTION CYCLE
INSTRUCTION BIT 7
A1 A2
t
DCSB
DS
DATA BIT n
Preliminary Technical Data
A3 A4
t
PWH
t
t
DH
DV
t
N0 N1 R/W D0
SCLK
t
PWL
INSTRUCTION BIT 6
DATA BIT n – 1
D0
0
0
DATA TRANSFER CYCLE
D1
D1
0
0
D2
D2
0
0
D4
D4
N
N
D5
D5
N
N
D6
D6
N
N
D7
D7
N
N

Related parts for AD9148BPCZ