EP1C20F ALTERA [Altera Corporation], EP1C20F Datasheet - Page 51

no-image

EP1C20F

Manufacturer Part Number
EP1C20F
Description
Cyclone FPGA Family
Manufacturer
ALTERA [Altera Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C20F24
Manufacturer:
ALTERA
0
Part Number:
EP1C20F324
Manufacturer:
XILINX
0
Part Number:
EP1C20F324
Manufacturer:
ALTERA
0
Part Number:
EP1C20F324-17
Manufacturer:
ALTERA
0
Part Number:
EP1C20F32417
Manufacturer:
ALTERA
0
Part Number:
EP1C20F324C6
Manufacturer:
ALTERA
Quantity:
745
Part Number:
EP1C20F324C6
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1C20F324C6N
Manufacturer:
HONDA
Quantity:
2 000
Part Number:
EP1C20F324C6N
Manufacturer:
ALTERA
Quantity:
853
Part Number:
EP1C20F324C6N
0
Part Number:
EP1C20F324C7
Manufacturer:
ALTERA
Quantity:
120
Part Number:
EP1C20F324C7
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Figure 2–32. Cyclone IOE in Bidirectional I/O Configuration
Altera Corporation
May 2008
Column or Row
Interconect
ioe_clk[5..0]
comb_datain
data_in
Chip-Wide Reset
OE
clkout
aclr/prn
ce_in
ce_out
clkin
sclr/preset
The Cyclone device IOE includes programmable delays to ensure zero
hold times, minimize setup times, or increase clock to output times.
A path in which a pin directly drives a register may require a
programmable delay to ensure zero hold time, whereas a path in which a
pin drives a register through combinatorial logic may not require the
delay. Programmable delays decrease input-pin-to-logic-array and IOE
input register delays. The Quartus II Compiler can program these delays
Output Register
Input Register
OE Register
D
D
D
CLRN
CLRN
CLRN
PRN
ENA
PRN
ENA
PRN
ENA
Q
Q
Q
Pin Delay
Drive Strength Control
Output
Open-Drain Output
Slew Control
Input Register Delay
Logic Array Delay
Logic Array Delay
or Input Pin to
Input Pin to
Input Pin to
V
CCIO
V
CCIO
Optional
PCI Clamp
I/O Structure
Preliminary
Bus Hold
Programmable
Pull-Up
Resistor
2–45

Related parts for EP1C20F