XC2S100-5CS144C XILINX [Xilinx, Inc], XC2S100-5CS144C Datasheet - Page 2

no-image

XC2S100-5CS144C

Manufacturer Part Number
XC2S100-5CS144C
Description
Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
Manufacturer
XILINX [Xilinx, Inc]
Datasheet
Spartan-II 2.5V FPGA Family: Introduction and Ordering Information
General Overview
The Spartan-II family of FPGAs have a regular, flexible, pro-
grammable architecture of Configurable Logic Blocks
(CLBs), surrounded by a perimeter of programmable
Input/Output Blocks (IOBs). There are four Delay-Locked
Loops (DLLs), one at each corner of the die. Two columns
of block RAM lie on opposite sides of the die, between the
CLBs and the IOB columns. These functional elements are
interconnected by a powerful hierarchy of versatile routing
channels (see
Spartan-II FPGAs are customized by loading configuration
data into internal static memory cells. Unlimited reprogram-
ming cycles are possible with this approach. Stored values
in these cells determine logic functions and interconnec-
tions implemented in the FPGA. Configuration data can be
read from an external serial PROM (master serial mode), or
written into the FPGA in slave serial, slave parallel, or
Boundary Scan modes.
2
Figure
1).
I/O LOGIC
DLL
DLL
Figure 1: Basic Spartan-II Family FPGA Block Diagram
CLBs
CLBs
www.xilinx.com
1-800-255-7778
XC2S15
Spartan-II FPGAs are typically used in high-volume applica-
tions where the versatility of a fast programmable solution
adds benefits. Spartan-II FPGAs are ideal for shortening
product development cycles while offering a cost-effective
solution for high volume production.
Spartan-II FPGAs achieve high-performance, low-cost
operation through advanced architecture and semiconduc-
tor technology. Spartan-II devices provide system clock
rates up to 200 MHz. Spartan-II FPGAs offer the most
cost-effective solution while maintaining leading edge per-
formance. In addition to the conventional benefits of
high-volume programmable logic solutions, Spartan-II
FPGAs also offer on-chip synchronous single-port and
dual-port RAM (block and distributed form), DLL clock driv-
ers, programmable set and reset on all flip-flops, fast carry
logic, and many other features.
The Xilinx XC17S00A PROM family is recommended for
serial configuration of Spartan-II FPGAs. The In-System
Programmable (ISP) XC18V00 PROM family is recom-
mended for parallel or serial configuration.
CLBs
CLBs
Preliminary Product Specification
DS001-1 (v2.3) November 1, 2001
DLL
DLL
DS001_01_091800
R

Related parts for XC2S100-5CS144C