XA3S1200E XILINX [Xilinx, Inc], XA3S1200E Datasheet - Page 3

no-image

XA3S1200E

Manufacturer Part Number
XA3S1200E
Description
XA Spartan-3E Automotive FPGA Family Data Sheet
Manufacturer
XILINX [Xilinx, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XA3S1200E
Manufacturer:
XILINX
0
Part Number:
XA3S1200E-4FFG256Q
Manufacturer:
XILINX
0
Part Number:
XA3S1200E-4FGG400I
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XA3S1200E-4FGG400I
Manufacturer:
XILINX
0
Part Number:
XA3S1200E-4FGG400I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XA3S1200E-4FGG400I0942
Manufacturer:
XILINX
0
Part Number:
XA3S1200E-4FGG400Q
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XA3S1200E-4FGG400Q
Manufacturer:
XILINX
0
Part Number:
XA3S1200E-4FGG400Q
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XA3S1200E-4FTG256I
Manufacturer:
XILINX
Quantity:
253
Part Number:
XA3S1200E-4FTG256I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XA3S1200E-4FTG256IES
Quantity:
6 209
Part Number:
XA3S1200E-4FTG256Q
Manufacturer:
XILINX
Quantity:
455
Configuration
XA Spartan-3E FPGAs are programmed by loading config-
uration data into robust, reprogrammable, static CMOS con-
figuration latches (CCLs) that collectively control all
functional elements and routing resources. The FPGA’s
configuration data is stored externally in a PROM or some
other non-volatile medium, either on or off the board. After
applying power, the configuration data is written to the
FPGA using any of five different modes:
DS635 (v2.0) September 9, 2009
Product Specification
Serial Peripheral Interface (SPI) from an
industry-standard SPI serial Flash
Byte Peripheral Interface (BPI) Up or Down from an
industry-standard x8 or x8/x16 parallel NOR Flash
Slave Serial, typically downloaded from a processor
Slave Parallel, typically downloaded from a processor
Boundary Scan (JTAG), typically downloaded from a
processor or system tester.
R
Notes:
1.
The XA3S1200E and XA3S1600E have two additional DCMs on both the left and right sides as
indicated by the dashed lines. The XA3S100E has only one DCM at the top and one at the bottom.
Figure 1: XA Spartan-3E Family Architecture
www.xilinx.com
I/O Capabilities
The XA Spartan-3E FPGA SelectIO interface supports
many popular single-ended and differential standards.
Table 2
ber of differential I/O pairs available for each device/pack-
age combination.
XA Spartan-3E FPGAs support the following single-ended
standards:
3.3V low-voltage TTL (LVTTL)
Low-voltage CMOS (LVCMOS) at 3.3V, 2.5V, 1.8V,
1.5V, or 1.2V
3V PCI at 33 MHz
HSTL I and III at 1.8V, commonly used in memory
applications
SSTL I at 1.8V and 2.5V, commonly used for memory
applications
shows the number of user I/Os as well as the num-
3

Related parts for XA3S1200E