PALCE22V10 LATTICE [Lattice Semiconductor], PALCE22V10 Datasheet - Page 4

no-image

PALCE22V10

Manufacturer Part Number
PALCE22V10
Description
24-Pin EE CMOS (Zero Power) Versatile PAL Device
Manufacturer
LATTICE [Lattice Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PALCE22V10-10DMB
Manufacturer:
CY
Quantity:
9
Part Number:
PALCE22V10-10DMB
Manufacturer:
MOT
Quantity:
780
Part Number:
PALCE22V10-10JC
Manufacturer:
CY
Quantity:
24
Part Number:
PALCE22V10-10JC
Manufacturer:
AMD
Quantity:
5 510
Part Number:
PALCE22V10-10JC
Manufacturer:
AMD
Quantity:
5 510
Part Number:
PALCE22V10-10JC
Manufacturer:
AMD
Quantity:
20 000
Part Number:
PALCE22V10-10JI
Manufacturer:
AMD
Quantity:
20 000
Part Number:
PALCE22V10-10LMB
Manufacturer:
DDC
Quantity:
1
Part Number:
PALCE22V10-10LMB
Manufacturer:
NSC
Quantity:
125
Part Number:
PALCE22V10-15DMB
Manufacturer:
MOT
Quantity:
780
Programmable Three-State Outputs
Each output has a three-state output buffer with three-state control. A product term controls the
buffer, allowing enable and disable to be a function of any product of device inputs or output
feedback. The combinatorial output provides a bi-directional I/O pin, and may be configured as
a dedicated input if the buffer is always disabled.
Programmable Output Polarity
The polarity of each macrocell output can be active high or active low, either to match output
signal needs or to reduce product terms. Programmable polarity allows Boolean expressions to be
written in their most compact form (true or inverted), and the output can still be of the desired
polarity. It can also save “DeMorganizing” efforts.
Selection is controlled by programmable bit S
and combinatorial outputs. Selection is automatic, based on the design specification and pin
definitions. If the pin definition and output equation have the same polarity, the output is
programmed to be active high (S
Preset/Reset
For initialization, the PALCE22V10 has preset and reset product terms. These terms are connected
to all registered outputs. When the synchronous preset (SP) product term is asserted high, the
output registers will be loaded with a HIGH on the next LOW-to-HIGH clock transition. When the
asynchronous reset (AR) product term is asserted high, the output registers will be immediately
loaded with a LOW independent of the clock.
4
c. Registered/active high
a. Registered/active low
CLK
CLK
D
D
AR
SP
AR
SP
Q
Q
Q
Q
Figure 2. Macrocell Configuration Options
S 0 = 0
S 1 = 0
S 0 = 1
S 1 = 0
PALCE22V10 and PALCE22V10Z Families
0
= 1).
0
in the output macrocell, and affects both registered
b. Combinatorial/active low
d. Combinatorial/active high
S 0 = 0
S 1 = 1
S 0 = 1
S 1 = 1
16564E-005

Related parts for PALCE22V10