TMC2246AG1C2 CADEKA [Cadeka Microcircuits LLC.], TMC2246AG1C2 Datasheet - Page 10

no-image

TMC2246AG1C2

Manufacturer Part Number
TMC2246AG1C2
Description
Image Filter 11 x 10 bit, 60 MHz
Manufacturer
CADEKA [Cadeka Microcircuits LLC.]
Datasheet
Application Notes
Typical Operation
The versatile input clock enables and unrestricted data and
coefficient inputs provided on the TMC2246A allow consid-
erable flexibility in numerous image and signal processing
architectures.
Table 2 shows a typical sequence of operations which clari-
fies the inherent latencies of the device and illustrates fixed
coefficient storage, product accumulation, and device recon-
figuration prior to beginning a new accumulation. This
assumes that the device is set to fractional two’s complement
mode (FSEL = LOW) with OCEN = LOW, OEN = LOW,
and the input registers configured to hold coefficients only
(ENSEL = LOW). X= “don’t care.”
PRODUCT SPECIFICATION
Timing Diagram
10
CONTROLS
C1-4
D1-4
S
15-0
CLK
10-0
9-0
1
2
Notes:
1. Except OEN.
2. Assumes OEN = LOW.
t
S
DA
CA
1
CB
DB
t
H
2
1/f
CLK
Using the TMC2246A for Pixel Interpolation
As a companion product to the TMC2301 Image Resampling
Sequencer, the TMC2246A offers an excellent tool for per-
forming high-speed pixel interpolation and image filtering.
Any pixel resampling operation with multiple-pixel kernels
must utilize some parallel-processing technique, such as
memory banding, to maintain high-speed image throughput
rates. Memory banding utilizes adders to generate parallel
offset addresses, allowing the user to access multiple pixel
locations simultaneously. Using such techniques, one
TMC2246A can perform bilinear interpolation (four-pixel
kernel) with no loss in system performance.
Larger kernels can be realized in similar systems with addi-
tional TMC2246As. Figure 5 illustrates a basic pixel interpo-
lation application.
3
t
PWH
4
t
PWKL
t
DO
5
SA
REV. 1.0.3 9/11/00
t
HO
6
TMC2246A

Related parts for TMC2246AG1C2