ISL88011IH523Z INTERSIL [Intersil Corporation], ISL88011IH523Z Datasheet - Page 7

no-image

ISL88011IH523Z

Manufacturer Part Number
ISL88011IH523Z
Description
5-Pin Voltage Supervisors with Adjustable Power-On Reset, Dual Voltage Monitoring or Watchdog Timer Capability
Manufacturer
INTERSIL [Intersil Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL88011IH523Z-TK
Manufacturer:
Intersil
Quantity:
1 000
Part Number:
ISL88011IH523Z-TK
Manufacturer:
INTERSIL
Quantity:
20 000
Power On Reset (POR)
Applying at least 1V to the V
which asserts reset (i.e. RST goes HIGH while RST goes
LOW). The reset signals remain asserted until the voltage at
V
level for time period t
have stabilized.
These reset signals provide several benefits:
• It prevents the system microprocessor from starting to
• It prevents the processor from operating prior to
• It ensures that the monitored device is held out of
• It allows time for an FPGA to download its configuration
Adjusting POR Timeout via C
On the ISL88011 and ISL88014, users can adjust the Power
On Reset timeout delay (t
t
C
30pF capacitor to C
250ms to about 2.5sec. NOTE: Care should be taken in PCB
layout and capacitor placement in order to reduce stray
capacitance as much as possible, which lengthens the t
timeout period.
POR
DD
POR
operate with insufficient voltage.
stabilization of the oscillator.
operation until internal registers are properly loaded.
prior to initialization of the circuit.
FIGURE 3. ADJUSTING t
and / or VMON rise above the minimum voltage sense
of 250ms. To do this, connect a capacitor between
6
5
4
3
2
1
0
and ground (see Figure 3). For example, connecting a
0
10
C
POR
20
POR
POR
will increase t
t
. This ensures that the voltages
30
POR
POR
POR
DD
vs C
C
ISL88011, ISL88012, ISL88013, ISL88014, ISL88015
) up to many times the normal
7
POR
WITH A CAPACITOR
ISL88011
ISL88014
40
pin activates a POR circuit
POR
(pF)
POR
50
POR
Pin
from a typical
60
70
POR
80
Manual Reset
The manual reset input (MR) allows the user to trigger a
reset by using a push-button switch. The MR input is an
active-low debounced input. By connecting a push-button
directly from MR to ground, the designer adds manual
system reset capability (see Figure 4). Reset is asserted if
the MR pin is pulled low to less than 100mV for 1
while the push-button is closed. After MR is released, the
reset outputs remain asserted for t
released.
Watchdog Timer
The Watchdog Timer circuit checks microprocessor activity
by monitoring the WDI input pin. The microprocessor must
periodically toggle the WDI pin within t
otherwise the reset signal is asserted (see Figure 5).
Internally, the 1.6sec timer is cleared by either a reset or by
toggling the WDI input.
Besides the 1.6sec default timeout during normal operation,
these devices also have a longer 51sec timeout for startup.
During this time, a reset cannot be asserted due to the WDI
not being toggled. The longer delay at power-on allows an
operating system to boot, an FPGA to initialize, or the
system software to initialize without the burden of dealing
with the Watchdog.
Symbol Table
FIGURE 4. CONNECTING A MANUAL RESET PUSH-BUTTON
WAVEFORM
ISL88014
ISL88015
ISL88011
ISL88012
ISL88013
INPUTS
Must be
steady
May change
from LOW
to HIGH
May change
from HIGH
to LOW
Don’t Care:
Changes
Allowed
N/A
POR
V
WDT
DD
(200ms) and then
OUTPUTS
Will be
steady
Will change
from LOW
to HIGH
Will change
from HIGH
to LOW
Changing:
State Not
Known
Center Line
is High
Impedance
R
RST/MR
pu
(1.6sec nominal),
PB
February 13, 2006
µ
s or longer
FN8093.0

Related parts for ISL88011IH523Z