V62C2161024L-100T MOSEL [Mosel Vitelic, Corp], V62C2161024L-100T Datasheet - Page 8

no-image

V62C2161024L-100T

Manufacturer Part Number
V62C2161024L-100T
Description
Ultra Low Power 64K x 16 CMOS SRAM
Manufacturer
MOSEL [Mosel Vitelic, Corp]
Datasheet
REV. 1.1 April 2001 V62C2161024L(L)
Data Retention Characteristics
Data Retention Waveform
Notes (Write Cycle)
1.
2.
3.
4.
5.
6.
7.
8.
9.
10. CE or WE must be HIGH during address transition.
11. All write cycle timings are referenced from the last valid address to the first transition address.
V
Data Retention Current
Chip Deselect to Data Retention Time
Operation Recovery Time
CC
L-version includes this feature.
This Parameter is sampled and not 100% tested.
For test conditions, see AC Test Condition, Figure A.
This parameter is tested with CL = 5pF as shown in Figure B. Transition is measured + 500mV from steady-state voltage.
This parameter is guaranteed, but is not tested.
WE is High for read cycle.
CE and OE are LOW for read cycle.
Address valid prior to or coincident with CE transition LOW.
All read cycle timings are referenced from the last valid address to the first transtion address.
for Data Retention
V
CE
CC
Parameter
(2)
Vcc_typ
(L Version Only) (T
t
CDR
V
IH
(L Version Only)
Symbol
V
I
t
t
CCDR
R
CDR
DR
Data Retention Mode
V
8
DR
V
DR
A
> 1.0V
V
CE > V
V
Test Condition
= 0
IN
IN
(1)
> V
< 0.2V
0
C to +70
CC
CC
- 0.2V or
- 0.2V
V
t
0
R
IH
C / -40
Vcc_typ
0
C to +85
Min
V62C2161024L(L)
t
1.0
RC
0
-
0
C)
Max
1
-
-
-
Unit
ns
ns
V
A

Related parts for V62C2161024L-100T