M24256-BRDW6G STMICROELECTRONICS [STMicroelectronics], M24256-BRDW6G Datasheet - Page 6

no-image

M24256-BRDW6G

Manufacturer Part Number
M24256-BRDW6G
Description
512 Kbit and 256 Kbit Serial I2C bus EEPROM with three Chip Enable lines
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet
Summary description
1
6/31
Summary description
The M24512-W, M24512-R, M24256-BW and M24256-BR devices are I
electrically erasable programmable memories (EEPROM). They are organized as 64 Kb × 8
bits and 32 Kb × 8 bits, respectively.
I
The devices carry a built-in 4-bit Device Type Identifier code (1010) in accordance with the
I
The device behaves as a slave in the I
by the serial clock. Read and Write operations are initiated by a Start condition, generated
by the bus master. The Start condition is followed by a Device Select Code and Read/Write
bit (RW) (as described in
When writing data to the memory, the device inserts an acknowledge bit during the 9
time, following the bus master’s 8-bit transmission. When data is read by the bus master, the
bus master acknowledges the receipt of the data byte in the same way. Data transfers are
terminated by a Stop condition after an Ack for Write, and after a NoAck for Read.
In order to meet environmental requirements, ST offers these devices in ECOPACK®
packages.
ECOPACK® packages are Lead-free and RoHS compliant.
ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.
Figure 1.
Table 1.
2
2
E0, E1, E2
SDA
SCL
WC
V
V
C uses a two-wire serial interface, comprising a bi-directional data line and a clock line.
C bus definition.
CC
SS
Logic diagram
Signal names
Table
E0-E2
SCL
WC
2), terminated by an acknowledge bit.
Chip Enable
Serial Data
Serial Clock
Write Control
Supply Voltage
Ground
3
2
C protocol, with all memory operations synchronized
V CC
M24256-BW
M24256-BR
M24512-W
V SS
M24512-R
M24512-W, M24512-R, M24256-BW, M24256-BR
SDA
AI02275c
2
C-compatible
th
bit

Related parts for M24256-BRDW6G