W25Q80BVDAAG WINBOND [Winbond], W25Q80BVDAAG Datasheet - Page 27

no-image

W25Q80BVDAAG

Manufacturer Part Number
W25Q80BVDAAG
Description
8M-BIT SERIAL FLASH MEMORY WITH DUAL AND QUAD SPI
Manufacturer
WINBOND [Winbond]
Datasheet
9.2.12
The Fast Read Dual Output (3Bh) instruction is similar to the standard Fast Read (0Bh) instruction except
that data is output on two pins; IO
twice the rate of standard SPI devices. The Fast Read Dual Output instruction is ideal for quickly
downloading code from Flash to RAM upon power-up or for applications that cache code-segments to
RAM for execution.
Similar to the Fast Read instruction, the Fast Read Dual Output instruction can operate at the highest
possible frequency of F
“dummy” clocks after the 24-bit address as shown in figure 11. The dummy clocks allow the device's
internal circuits additional time for setting up the initial address. The input data during the dummy clocks
is “don’t care”. However, the IO
out clock.
(IO
(IO
(IO
(IO
CLK
CLK
/CS
/CS
DO
DO
DI
DI
0
1
0
1
)
)
)
)
Fast Read Dual Output (3Bh)
Mode 3
Mode 0
0
31
*
= MSB
32
33
0
High Impedance
Dummy Clocks
34
1
R
35
Instruction (3Bh)
2
Figure 11. Fast Read Dual Output Instruction Sequence Diagram
(see AC Electrical Characteristics). This is accomplished by adding eight
36
3
0
37
4
pin should be high-impedance prior to the falling edge of the first data
High Impedance
0
38
and IO
5
39
6
*
6
7
40
1
7
Data Out 1
. This allows data to be transferred from the W25Q80BV at
4
5
23
41
*
8
IO
Input to Output
2
3
- 27 -
22
42
0
switches from
9
0
1
21
43
10
24-Bit Address
*
6
7
44
Data Out 2
4
5
45
3
28
2
3
46
2
Publication Release Date: October 06, 2010
29
0
1
47
1
30
*
6
7
48
0
31
Data Out 3
4
5
49
2
3
50
0
1
51
W25Q80BV
*
6
7
52
Data Out 4
4
5
53
2
3
54
Revision D
0
1
55
6
7

Related parts for W25Q80BVDAAG