CY14B256LA-ZS45XI CYPRESS [Cypress Semiconductor], CY14B256LA-ZS45XI Datasheet - Page 4

no-image

CY14B256LA-ZS45XI

Manufacturer Part Number
CY14B256LA-ZS45XI
Description
256 Kbit (32K x 8) nvSRAM
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
Table 1. Pin Definitions
Document Number: 001-54707 Rev. *B
DQ
Pin Name
A
0
V
HSB
0
V
WE
V
CE
OE
NC
– A
CAP
– DQ
CC
SS
14
7
Input/Output Bidirectional Data I/O Lines. Used as input or output lines depending on operation.
Input/Output Hardware STORE Busy (HSB). When LOW this output indicates that a Hardware STORE is in progress.
No Connect No Connect. This pin is not connected to the die.
I/O Type
Ground
Supply
Supply
Power
Power
Input
Input
Input
Input
Address Inputs Used to Select One of the 32,768 bytes of the nvSRAM.
Write Enable Input, Active LOW. When the chip is enabled and WE is LOW, data on the I/O pins is written
to the specific address location.
Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip.
Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read
cycles. I/O pins are tristated on deasserting OE HIGH.
Ground for the Device. Must be connected to the ground of the system.
Power Supply Inputs to the Device. 3.0V +20%, –10%
When pulled LOW external to the chip it initiates a nonvolatile STORE operation. A weak internal pull up
resistor keeps this pin HIGH if not connected (connection optional). After each STORE operation HSB is
driven HIGH for short time with standard output high current.
AutoStore Capacitor. Supplies power to the nvSRAM during power loss to store data from SRAM to
nonvolatile elements.
Description
CY14B256LA
Page 4
[+] Feedback

Related parts for CY14B256LA-ZS45XI