AT17F16-30CC ATMEL [ATMEL Corporation], AT17F16-30CC Datasheet - Page 6

no-image

AT17F16-30CC

Manufacturer Part Number
AT17F16-30CC
Description
FPGA Configuration Flash Memory
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
PAGESEL[1:0]
RESET/OE
CE
GND
CEO
A2
READY
SER_EN
V
6
CC
(1)
(1)
AT17F16
(1)
(1)
(2)
Page select inputs. Used to determine which of the 4 memory pages are targeted during
a serial configuration download. The address space for each of the pages is shown in
Table 2. When SER_EN is Low (ISP mode) these pins have no effect.
Table 2. Address Space
Output Enable (active High) and RESET (active Low) when SER_EN is High. A Low
level on RESET/OE resets both the address and bit counters. A High level (with CE
Low) enables the data output driver.
Chip Enable input (active Low). A Low level (with OE High) allows CLK to increment the
address counter and enables the data output driver. A High level on CE disables both
the address and bit counters and forces the device into a low-power standby mode.
Note that this pin will not enable/disable the device in the 2-wire Serial Programming
mode (SER_EN Low).
Ground pin. A 0.2 µF decoupling capacitor between V
Chip Enable Output (when SER_EN is High). This output goes Low when the internal
address counter has reached its maximum value. If the PAGE_EN input is set High, the
maximum value is the highest address in the selected partition. The PAGESEL[1:0]
inputs are used to make the 4 partition selections. If the PAGE_EN input is set Low, the
device is not partitioned and the address maximum value is the highest address in the
device, see Table 2 on page 6. In a daisy chain of AT17F Series devices, the CEO pin of
one device must be connected to the CE input of the next device in the chain. It will stay
Low as long as CE is Low and OE is High. It will then follow CE until OE goes Low;
thereafter, CEO will stay High until the entire EEPROM is read again.
Device selection input, (when SER_EN Low). The input is used to enable (or chip
select) the device during programming (i.e., when SER_EN is Low). Refer to the AT17F
Programming Specification available on the Atmel web site for additional details.
Open collector reset state indicator. Driven Low during power-up reset, released when
power-up is complete. (recommended 4.7 k pull-up on this pin if used).
The serial enable input must remain High during FPGA configuration operations. Bring-
ing SER_EN Low enables the 2-Wire Serial Programming Mode. For non-ISP
applications, SER_EN should be tied to V
+3.3V (±10%).
Notes:
Paging Decodes
PAGESEL = 00, PAGE_EN = 1
PAGESEL = 01, PAGE_EN = 1
PAGESEL = 10, PAGE_EN = 1
PAGESEL = 11, PAGE_EN = 1
PAGESEL = XX, PAGE_EN = 0
1. This pin has an internal 20 K
2. This pin has an internal 30 K
pull-up resistor.
pull-down resistor.
CC
.
AT17F16 (16 Mbits)
00000 – 3FFFFh
40000 – 7FFFFh
80000 – BFFFFh
C0000 – FFFFFh
00000 – FFFFFh
CC
and GND is recommended.
3392A–CNFG–10/03

Related parts for AT17F16-30CC