X4645 INTERSIL [Intersil Corporation], X4645 Datasheet - Page 13

no-image

X4645

Manufacturer Part Number
X4645
Description
CPU Supervidor with 64K EEPROM
Manufacturer
INTERSIL [Intersil Corporation]
Datasheet
Figure 15. X4643/5 Addressing
Operational Notes
The device powers-up in the following state:
– The device is in the low power standby state.
– The WEL bit is set to ‘0’. In this state it is not possi-
– SDA pin is the input mode.
– RESET/RESET Signal is active for t
Data Protection
The following circuitry has been included to prevent
inadvertent writes:
– The WEL bit must be set to allow write operations.
– The proper clock count and bit sequence is required
– A three step sequence is required before writing into
– The WP pin, when held HIGH, and WPEN bit at logic
ble to write to the device.
prior to the stop bit in order to start a nonvolatile
write cycle.
the Control Register to change Watchdog Timer or
block lock settings.
HIGH will prevent all writes to the Control Register.
13
(X1)
D7
A7
1
0
Device Identifier
(X0)
D6
0
0
A6
Word Address Byte 0 for all options
PURST
(Y5)
D5
A5
Word Address Byte 0–64K
1
0
Low Order Word Address
Data Byte for all options
Slave Address Byte
.
A12
(X6)
(Y4)
D4
A4
0
X4643, X4645
High Order Word Address
(X5)
A11
(Y3)
D3
A3
0
Device Select
(X4)
A10
(Y2)
S1
D2
A2
– Communication to the device is inhibited while
– Block Lock bits can protect sections of the memory
SYMBOL TABLE
WAVEFORM
RESET/RESET is active and any in-progress com-
munication is terminated.
array from write operations.
(Y1)
(X3)
S0
A1
A9
D1
R/W
(X2)
(Y0)
A8
A0
D0
INPUTS
Must be
steady
May change
from LOW
to HIGH
May change
from HIGH
to LOW
Don’t Care:
Changes
Allowed
N/A
OUTPUTS
Will be
steady
Will change
from LOW
to HIGH
Will change
from HIGH
to LOW
Changing:
State Not
Known
Center Line
is High
Impedance
March 29, 2005
FN8123.0

Related parts for X4645