71M6403-IGTR TERIDIAN [Teridian Semiconductor Corporation], 71M6403-IGTR Datasheet - Page 19

no-image

71M6403-IGTR

Manufacturer Part Number
71M6403-IGTR
Description
Electronic Trip Unit
Manufacturer
TERIDIAN [Teridian Semiconductor Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71M6403-IGTR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Port Registers: The I/O ports are controlled by Special Function Registers P0, P1, and P2. The contents of the SFR can be
observed on corresponding pins on the chip. Writing a ‘1’ to any of the ports (see Table 9) causes the corresponding pin to be at
high level (V3P3), and writing a ‘0’ causes the corresponding pin to be held at low level (GND). The data direction registers
DIR0, DIR1, and DIR2 define individual pins as input or output pins (see the DIO section in On-Chip Resources for details.
All four ports on the chip are bi-directional. Each of them consists of a Latch (SFR ‘P0’ to ‘P3’), an output driver, and an input
buffer, therefore the MPU can output or read data through any of these ports if they are not used for alternate purposes.
Special Function Registers Specific to the 71M6403
Table 10 shows the location and description of the 71M6403-specific SFRs.
Page: 19 of 75
Register
ERASE
PGADDR
EEDATA
EECTRL
Register
P0
DIR0
P1
DIR1
P2
DIR2
Alternative
Name
FLSH_ERASE
FLSH_PGADR
Address
0x80
0xA2
0x90
0x91
0xA0
0xA1
SFR
R/W
R/W
R/W
R/W
R/W
R/W
R/W
SFR
Address
0x94
0xB7
0x9E
0x9F
Description
Register for port 0 read and write operations (pins DIO0…DIO7)
Data direction register for port 0. Setting a bit to 1 means that the corresponding pin is
an output.
Register for port 1 read and write operations (pins DIO8…DIO15)
Data direction register for port 1.
Register for port 2 read and write operations (pins DIO16…DIO21)
Data direction register for port 2.
R/W
W
R/W
R/W
R/W
©
2006 TERIDIAN Semiconductor Corporation
Description
This register is used to initiate either the Flash Mass Erase cycle or the
Flash Page Erase cycle. Specific patterns are expected for
FLSH_ERASE in order to initiate the appropriate Erase cycle (default =
0x00).
0x55 – Initiate Flash Page Erase cycle. Must be preceded by a write to
0xAA – Initiate Flash Mass Erase cycle. Must be preceded by a write to
Any other pattern written to FLSH_ERASE will have no effect.
Flash Page Erase Address register containing the flash memory page
address (page 0 thru 127) that will be erased during the Page Erase
cycle (default = 0x00).
Must be re-written for each new Page Erase cycle.
I
I
of data to EEPROM, it places the data in EEDATA and then writes the
‘Transmit’ code to EECTRL. The write to EECTRL initiates the transmit
sequence. See the section I2C Interface (EEPROM) for a description of
the command and status bits available for EECTRL.
Table 9: Port Registers
2
2
C EEPROM interface data register
C EEPROM interface control register. If the MPU wishes to write a byte
FLSH_PGADR @ SFR 0xB7.
FLSH_MEEN @ SFR 0xB2 and the debug port must be
enabled.
Electronic Trip Unit
71M6403
SEPTEMBER 2006
REV 1.0

Related parts for 71M6403-IGTR