ISPLSI1032-60LJ/833 LATTICE [Lattice Semiconductor], ISPLSI1032-60LJ/833 Datasheet - Page 2

no-image

ISPLSI1032-60LJ/833

Manufacturer Part Number
ISPLSI1032-60LJ/833
Description
In-System Programmable High Density PLD
Manufacturer
LATTICE [Lattice Semiconductor]
Datasheet
Figure 1. ispLSI 1032 Functional Block Diagram
The device also has 64 I/O cells, each of which is directly
connected to an I/O pin. Each I/O cell can be individually
programmed to be a combinatorial input, registered in-
put, latched input, output or bi-directional I/O pin with
3-state control. Additionally, all outputs are polarity se-
lectable, active high or active low. The signal levels are
TTL compatible voltages and the output drivers can
source 4 mA or sink 8 mA.
Eight GLBs, 16 I/O cells, two dedicated inputs and one
ORP are connected together to make a Megablock (see
figure 1). The outputs of the eight GLBs are connected to
a set of 16 universal I/O cells by the ORP. The I/O cells
within the Megablock also share a common Output
Enable (OE) signal. The ispLSI 1032 device contains four
of these Megablocks.
Functional Block Diagram
MODE/IN 1
SDI/IN 0
RESET
I/O 10
I/O 11
I/O 12
I/O 13
I/O 14
I/O 15
ispEN
I/O 0
I/O 1
I/O 2
I/O 3
I/O 4
I/O 5
I/O 6
I/O 7
I/O 8
I/O 9
Megablock
SCLK/IN 3
SDO/IN 2
Logic Blocks
Generic
(GLBs)
A1
A2
A3
A4
A5
A6
A7
A0
I/O
16
B0
I/O
17
I/O
63
I/O
D7
18
I/O
62
B1
I/O
19
I/O
61
Output Routing Pool (ORP)
I/O
D6
60
I/O
20
B2
I/O
21
Output Routing Pool (ORP)
I/O
59
D5
I/O
22
I/O
B3
58
Input Bus
I/O
23
I/O
57
Routing
Global
(GRP)
D4
I/O
Input Bus
56
2
Pool
I/O
24
B4
The GRP has as its inputs the outputs from all of the GLBs
and all of the inputs from the bi-directional I/O cells. All of
these signals are made available to the inputs of the
GLBs. Delays through the GRP have been equalized to
minimize timing skew.
Clocks in the ispLSI 1032 device are selected using the
Clock Distribution Network. Four dedicated clock pins
(Y0, Y1, Y2 and Y3) are brought into the distribution
network, and five clock outputs (CLK 0, CLK 1, CLK 2,
IOCLK 0 and IOCLK 1) are provided to route clocks to the
GLBs and I/O cells. The Clock Distribution Network can
also be driven from a special clock GLB (C0 on the ispLSI
1032 device). The logic of this GLB allows the user to
create an internal clock from a combination of internal
signals within the device.
I/O
25
I/O
55
D3
I/O
26
B5
I/O
54
I/O
27
I/O
53
Specifications ispLSI 1032
D2
I/O
52
B6
I/O
28
I/O
29
I/O
51
D1
I/O
30
B7
I/O
50
I/O
31
I/O
49
D0
I/O
48
Distribution
IN
7
Y
0
Network
C6
C5
C4
C3
C2
C1
C0
C7
Clock
IN
6
Y
1
Y
2
Y
3
CLK 0
CLK 1
CLK 2
IOCLK 0
IOCLK 1
0139(1)-32-isp
IN 5
IN 4
I/O 47
I/O 46
I/O 45
I/O 44
I/O 43
I/O 42
I/O 41
I/O 40
I/O 39
I/O 38
I/O 37
I/O 36
I/O 35
I/O 34
I/O 33
I/O 32

Related parts for ISPLSI1032-60LJ/833