ML4803IP-1 Micro Linear, ML4803IP-1 Datasheet - Page 9

no-image

ML4803IP-1

Manufacturer Part Number
ML4803IP-1
Description
8-Pin PFC and PWM Controller Combo
Manufacturer
Micro Linear
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ML4803IP-1
Manufacturer:
TI
Quantity:
6 226
TYPICAL APPLICATIONS
offset voltage to the current sense signal, which forces the
duty cycle to zero at light loads. This offset prevents the
PFC from operating in the DCM and forces pulse-skipping
from CCM to no-duty, avoiding DMC operation. External
filtering to the current sense signal helps to smooth out
the sense signal, expanding the operating range slightly
into the DCM range, but this should be done carefully, as
this filtering also reduces the bandwidth of the signal
feeding the pulse-by-pulse current limit signal. Figure 9
displays a typical circuit for adding offset to I
light loads.
PFC Start-Up and Soft Start
During steady state operation VEAO draws 35µA. At start-
up the internal current mirror which sinks this current is
defeated until V
voltage to V
leading edge modulation V
zero duty on the PFC output. When selecting external
compensation components and V
must not be prevented from reaching 6V prior to V
reaching 12V in the turn-on sequence. This will guarantee
that the PFC stage will enter soft-start. Once V
12V the 35µA VEAO current sink is enabled. VEAO
compensation components are then discharged by way of
the 35µA current sink until the steady state operating point
is reached. See Figure 8.
PFC SOFT RECOVERY FOLLOWING V
The ML4803 assumes that V
that is proportional to the PFC output voltage. Once that
source reaches 16.2V the internal current sink tied to the
VEAO pin is disabled just as in the soft start turn-on
sequence. Once disabled, the VEAO pin charges HIGH
by way of the external components until the PFC duty
cycle goes to zero, disabling the PFC. The V
once the VCC discharges below 16.2V, enabling the
V BOOST
V OUT
V EAO
V CC
0
0
0
0
CC
at the time that the IC is enabled. With
CC
Figure 8. PFC Soft Start
reaches 12V. This forces the PFC error
200ms/Div.
CC
CC
on the VEAO pin forces
is generated from a source
CC
(Continued)
supply circuits VEAO
CC
OVP
CC
February 1999
SENSE
OVP resets
CC
10V/div.
10V/div.
10V/div.
200V/div.
CC
reaches
at
VEAO current sink and discharging the VEAO
compensation components until the steady state operating
point is reached. It should be noted that, as shown in
Figure 8, once the VEAO pin exceeds 6.5V, the internal
ramp is defeated. Because of this, an external Zener can
be installed to reduce the maximum voltage to which the
VEAO pin may rise in a shutdown condition. Clamping
the VEAO pin externally to 7.4V will reduce the time
required for the VEAO pin to recover to its steady state
value.
UVLO
Once V
enabled. The UVLO threshold is 9.1V providing 2.9V of
hysteresis.
GENERATING V
An internal clamp limits overvoltage to V
circuit ensures that the V
will function properly over tolerance and temperature
while protecting the part from voltage transients. This
circuit allows the ML4803 to deliver 15V nominal gate
drive at PWM OUT and PFC OUT, sufficient to drive low-
cost IGBTs.
It is important to limit the current through the Zener to
avoid overheating or destroying it. This can be done with
a single resistor in series with the V
bias supply of typically 14V to 18V. The resistor value
must be chosen to meet the operating current requirement
of the ML4803 itself (4.0mA max) plus the current
required by the two gate driver outputs.
V
V
output voltage, typically a bootstrap winding off the boost
GATE
V CC
RTN
PFC
CC
CC
OVP
0.01µF
is assumed to be a voltage proportional to the PFC
Figure 9. I
C23
CC
reaches 12V both the PFC and PWM are
1N4148
CR16
20k
SENSE
R29
CC
Offset for Light Load Conditions
C16
1µF
CC
10k
OVP circuitry of the ML4803
R19
20k
I SENSE
R28
CC
0.0082µF
pin, returned to a
C5
CC
1k
. This clamp
R4
ML4803
0.015
3W
R3
9

Related parts for ML4803IP-1