AS7C33128PFD32B-133TQCN ALSC [Alliance Semiconductor Corporation], AS7C33128PFD32B-133TQCN Datasheet - Page 4

no-image

AS7C33128PFD32B-133TQCN

Manufacturer Part Number
AS7C33128PFD32B-133TQCN
Description
3.3V 128K X 32/36 pipeline burst synchronous SRAM
Manufacturer
ALSC [Alliance Semiconductor Corporation]
Datasheet
Functional description
The AS7C33128PFD32B and AS7C33128PFD36B are high-performance CMOS 4-Mbit synchronous Static Random Access
Memory (SRAM) devices organized as 131,072 words × 32 or 36 bits, and incorporate a two-stage register-register pipeline
for highest frequency on any given technology.
Timing for these devices is compatible with existing Pentium
for ASIC, DSP and PowerPC
Fast cycle times of 5.0/6.0/7.5 ns with clock access times (t
frequencies. Three chip enable (CE) inputs permit easy memory expansion. Burst operation is initiated in one of two ways: the
controller address strobe (ADSC), or the processor address strobe (ADSP). The burst advance pin (ADV) allows subsequent
internally generated burst addresses.
Read cycles are initiated with ADSP (regardless of WE and ADSC) using the new external address clocked into the on-chip
address register when ADSP is sampled Low, the chip enables are sampled active, and the output buffer is enabled with OE. In
a read operation the data accessed by the current address, registered in the address registers by the positive edge of CLK, are
carried to the data-out registers and driven on the output pins on the next positive edge of CLK. ADV is ignored on the clock
edge that samples ADSP asserted, but is sampled on all subsequent clock edges. Address is incremented internally for the next
access of the burst when ADV is sampled Low, and both address strobes are High. Burst mode is selectable with the LBO
input. With LBO unconnected or driven High, burst operations use a Pentium
device uses a linear count sequence suitable for PowerPC
Write cycles are performed by disabling the output buffers with OE and asserting a write command. A global write enable
GWE writes all 32/36 bits regardless of the state of individual BW[a:d] inputs. Alternately, when GWE is High, one or more
bytes may be written by asserting BWE and the appropriate individual byte BWn signal(s).
BWn is ignored on the clock edge that samples ADSP Low, but is sampled on all subsequent clock edges. Output buffers are
disabled when BWn is sampled LOW (regardless of OE). Data is clocked into the data input register when BWn is sampled
Low. Address is incremented internally to the next burst address if BWn and ADV are sampled Low. This device operates in
double-cycle deselect feature during read cycles.
Read or write cycles may also be initiated with ADSC instead of ADSP. The differences between cycles initiated with ADSC
and ADSP are as follows:
AS7C33128PFD32B and AS7C33128PFD36B family operates from a core 3.3V power supply. I/Os use a separate power
supply that can operate at 2.5V or 3.3V. These devices are available in a 100-pin 14 × 20 mm TQFP package
TQFP capacitance
* Guaranteed not tested
TQFP thermal resistance
1 This parameter is sampled
1 PowerPC
• ADSP must be sampled HIGH when ADSC is sampled LOW to initiate a cycle with ADSC.
• WE signals are sampled on the clock edge that samples ADSC LOW (and ADSP High).
• Master chip enable CE0 blocks ADSP, but not ADSC.
Input capacitance
I/O capacitance
Thermal resistance
(junction to ambient)
Thermal resistance
(junction to top of case)
1/31/05; v.1.1
Parameter
Description
is a trademark International Business Machines Corporation.
1
1
Symbol
C
C
I/O
IN
™1
*
*
Test conditions follow standard test methods and
procedures for measuring thermal impedance,
-based systems in computing, datacom, instrumentation, and telecommunications systems.
Test conditions
V
V
OUT
IN
per EIA/JESD51
Alliance Semiconductor
= 0V
Conditions
= 0V
and many other applications.
®
Min
synchronous cache specifications. This architecture is suited
CD
-
-
®
) of 3.0/3.5/4.0 ns enable 200, 166 and 133 MHz bus
Max
1–layer
4–layer
5
7
®
count sequence. With LBO driven LOW, the
Unit
pF
pF
Symbol
θ
θ
θ
JA
JA
JC
AS7C33128PFD32B
AS7C33128PFD36B
Typical
40
22
8
P. 4 of 19
°C/W
°C/W
°C/W
Units

Related parts for AS7C33128PFD32B-133TQCN