FM18L08-70-SG RAMTRON [Ramtron International Corporation], FM18L08-70-SG Datasheet
FM18L08-70-SG
Available stocks
Related parts for FM18L08-70-SG
FM18L08-70-SG Summary of contents
Page 1
... FM18L08-70- access, 32-pin “Green” TSOP FM18L08-70 access, 28-pin SOIC FM18L08-70 access, 28-pin DIP FM18L08-70- access, 28-pin “Green” SOIC FM18L08-70- access, 28-pin “Green” DIP Ramtron International Corporation 1850 Ramtron Drive, Colorado Springs, CO 80921 (800) 545-FRAM, (719) 481-7000 http://www ...
Page 2
... Output Enable: Asserting /OE low causes the FM18L08 to drive the data bus when valid data is available. Deasserting /OE high causes the DQ pins to be tri-stated. /WE Input Write Enable: Asserting /WE low causes the FM18L08 to write the contents of the data bus to the address location latched by the falling edge of /CE. VDD Supply ...
Page 3
... All data written to the part is immediately nonvolatile with no delay. Functional operation of the FRAM memory is the same as SRAM type devices, except the FM18L08 requires a falling edge of /CE to start each memory cycle. Memory Operation Users access 32,768 memory locations each with 8 data bits through a parallel interface ...
Page 4
... Figure 2 below. Also shown is a common SRAM signal relationship that will not work for the FM18L08. The reason for /CE to strobe for each address is two- fold: it latches the new address and creates the necessary precharge period while /CE is high. ...
Page 5
... The pullup resistor value should be chosen to ensure the /CE pin tracks V a high enough value that the current drawn when /CE is low is not an issue. level. DD MCU/ MPU Figure 3. Use of Pullup Resistor on /CE DD FM18L08 yet FM18L08 A(14: ...
Page 6
... OUT DD SS Rev. 3.4 July 2007 Description SS SS (JEDEC Std JESD22-A114-B) (JEDEC Std JESD22-A115-A) = 3.0V to 3.65V) DD Min Typ 3 2.0 -0.5 2.4 = -1.0 mA 3.2 mA) FM18L08 Ratings -1.0V to +5.0V -1.0V to +5.0V and V IN < V + +125 C 300 C 4kV 400V MSL-1 (SOIC/DIP) MSL-2 (TSOP) Max Units Notes 3. 400 ...
Page 7
... Min Units 45 Years = 3.0V to 3.65V) DD Min Units 1 S (min 3.3V) DD Max Units FM18L08 Max Units Notes 70 ns 2,000 Max Units Notes 2,000 ...
Page 8
... CE A0-14 OE DQ0-7 Write Cycle Timing - /CE Controlled Timing CE A0- DQ0-7 Rev. 3.4 July 2007 Equivalent AC Load Circuit 0 0 1.5V Output FM18L08 1.3V 3300 OHZ ...
Page 9
... Write Cycle Timing - /WE Controlled Timing CE A0- DQ0-7 out DQ0-7 in Power Cycle Timing VDD CE Rev. 3.4 July 2007 VDD min FM18L08 VDD min ...
Page 10
... Example: FM18L08, 70ns speed, “Green” SOIC package, Rev. 3.4 July 2007 7.50 ±0.10 10.30 ±0.30 2.35 2.65 0.10 0.30 XXXX= part number, S=speed (-70), P= package type (-SG) R=rev code, YY=year, WW=work week, LLLLLL= lot code B rev., Year 2006, Work Week 30, Lot code 50013G RAMTRON FM18L08-70-SG B063050013G FM18L08 0.25 0.75 0. 0.10 0.40 1. ...
Page 11
... BSC 0.005 min. DIP Package Marking Scheme Legend: RAMTRON XXXXXXX-S-P RYYWWLLLLLLL Example: FM18L08, 70ns speed, “Green” DIP package, Rev. 3.4 July 2007 1.380 1.565 0.014 0.022 XXXX= part number, S=speed (-70), P= package type (-PG) R=rev code, YY=year, WW=work week, LLLLLL= lot code B rev ...
Page 12
... TSOP Package Marking Scheme Legend: XXXXXX= part number, SP= speed/package (-70TG) R=rev code, YY=year, WW=work week, LLLLLL= lot code RAMTRON XXXXXXX-SP YYWWLLLLLL Example: FM18L08-70-TG, “green” TSOP package, RAMTRON FM18L08-70TG B065160012T2 Rev. 3.4 July 2007 B rev., Year 2006, Work Week 51, Lot 60012T2 FM18L08 ...
Page 13
... Added ESD and package MSL ratings. Updated rev numbering and footer. Added recommendation on CE pin during power cycles. Added TSOP packaging option. Updated TSOP MSL rating. Redraw package outlines, added marking scheme to SOIC/DIP. Extended data retention to 45 years based on recent test results. FM18L08 ...