AM29LV200 AMD [Advanced Micro Devices], AM29LV200 Datasheet - Page 8

no-image

AM29LV200

Manufacturer Part Number
AM29LV200
Description
2 Megabit (256 K x 8-Bit/128 K x 16-Bit) CMOS 3.0 Volt-only Boot Sector Flash Memory
Manufacturer
AMD [Advanced Micro Devices]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AM29LV200B-150EC
Manufacturer:
RCA
Quantity:
55
Part Number:
AM29LV200BB-120EC
Manufacturer:
AD
Quantity:
15
Part Number:
AM29LV200BB-55RED
Quantity:
3 017
Part Number:
AM29LV200BB-55RED
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AM29LV200BB-70EC
Manufacturer:
AMD
Quantity:
1 020
Part Number:
AM29LV200BB-70EI
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AM29LV200BB-70WAET
Manufacturer:
SPANSION
Quantity:
219
Part Number:
AM29LV200BB-90EC
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AM29LV200BB-90EI
Manufacturer:
AMD
Quantity:
20 000
Part Number:
AM29LV200BB-90SC
Manufacturer:
SPANSION
Quantity:
210
Part Number:
AM29LV200BB120WAI
Manufacturer:
SPANSION
Quantity:
1 187
Part Number:
AM29LV200BB45RWAI
Manufacturer:
SPANSION
Quantity:
407
Part Number:
AM29LV200BB90EI
Quantity:
185
Part Number:
AM29LV200BT-120EC
Manufacturer:
AMD
Quantity:
20 000
nal register (which is separate from the memory array)
on DQ7–DQ0. Standard read cycle timings apply in this
mode. Refer to the “Autoselect Mode” and “Autoselect
Command Sequence” sections for more information.
I
tive current specification for the write mode. The “AC
Characteristics” section contains timing specification
tables and timing diagrams for write operations.
Program and Erase Operation Status
During an erase or program operation, the system may
check the status of the operation by reading the status
bits on DQ7–DQ0. Standard read cycle timings and I
read specifications apply. Refer to “Write Operation
Status” for more information, and to “AC Characteris-
tics” for timing diagrams.
Standby Mode
When the system is not reading or writing to the device,
it can place the device in the standby mode. In this
mode, current consumption is greatly reduced, and the
outputs are placed in the high impedance state, inde-
pendent of the OE# input.
The device enters the CMOS standby mode when the
CE# and RESET# pins are both held at V
(Note that this is a more restricted voltage range than
V
V
the standby current will be greater. The device requires
standard access time (t
device is in either of these standby modes, before it is
ready to read data.
If the device is deselected during erasure or program-
ming, the device draws active current until the
operation is completed.
In the DC Characteristics table, I
sents the standby current specifications.
Automatic Sleep Mode
The automatic sleep mode minimizes Flash device
energy consumption. The device automatically
enables this mode when addresses remain stable for
t
pendent of the CE#, WE#, and OE# control signals.
Standard address access timings provide new data
CC2
ACC
IH
CC
.) If CE# and RESET# are held at V
in the DC Characteristics table represents the ac-
+ 30 ns. The automatic sleep mode is inde-
0.3 V, the device will be in the standby mode, but
CE
) for read access when the
CC3
IH
and I
, but not within
CC
CC4
P R E L I M I N A R Y
repre-
0.3 V.
Am29LV200
CC
when addresses are changed. While in sleep mode,
output data is latched and always available to the
system. I
the automatic sleep mode current specification.
RESET#: Hardware Reset Pin
The RESET# pin provides a hardware method of reset-
ting the device to reading array data. When the
RESET# pin is driven to V
the device immediately terminates any operation in
progress, tristates all output pins, and ignores all
read/write commands for the duration of the RESET#
pulse. The device also resets the internal state
machine to reading array data. The operation that was
interrupted should be reinitiated once the device is
ready to accept another command sequence, to
ensure data integrity.
Current is reduced for the duration of the RESET#
pulse. When RESET# is held at V
draws CMOS standby current (I
at V
be greater.
The RESET# pin may be tied to the system reset cir-
cuitry. A system reset would thus also reset the Flash
memory, enabling the system to read the boot-up
firmware from the Flash memory.
If RESET# is asserted during a program or erase oper-
ation, the RY/BY# pin remains a “0” (busy) until the in-
ternal reset operation is complete, which requires a
time of t
system can thus monitor RY/BY# to determine whether
the reset operation is complete. If RESET# is asserted
when a program or erase operation is not executing
(RY/BY# pin is “1”), the reset operation is completed
within a time of t
rithms). The system can read data t
SET# pin returns to V
Refer to the AC Characteristics tables for RESET# pa-
rameters and to Figure 13 for the timing diagram.
Output Disable Mode
When the OE# input is at V
disabled. The output pins are placed in the high imped-
ance state.
IL
but not within V
CC5
READY
in the DC Characteristics table represents
(during Embedded Algorithms). The
READY
SS
IH
.
±0.3 V, the standby current will
(not during Embedded Algo-
IL
IH
for at least a period of t
, output from the device is
CC4
SS
). If RESET# is held
±0.3 V, the device
RH
after the RE-
RP
8
,

Related parts for AM29LV200