AK4635 AKM [Asahi Kasei Microsystems], AK4635 Datasheet - Page 62

no-image

AK4635

Manufacturer Part Number
AK4635
Description
16-Bit Mono CODEC with ALC & MIC/SPK/Video-AMP
Manufacturer
AKM [Asahi Kasei Microsystems]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AK4635ECB-L
Manufacturer:
AKM
Quantity:
20 000
(2)-2. READ Operations
Set the R/W bit = “1” for READ operation of the AK4635. After transmission of data, the master can read the next
address’s data by generating an acknowledge instead of terminating the write cycle after the receipt of the first data word.
After receiving each data packet the internal 6-bit address counter is incremented by one, and the next data is
automatically taken into the next address. If the address exceeds 4FH prior to generating a stop condition, the address
counter will “roll over” to 00H and the data of 00H will be read out.
Note 44. It is available for reading the address 00H ~ 11H, 20H ~ 24H and 30H. When reading the address 12H ~ 1FH,
The AK4635 supports two basic read operations: CURRENT ADDRESS READ and RANDOM ADDRESS READ.
(2)-2-1. CURRENT ADDRESS READ
The AK4635 contains an internal address counter that maintains the address of the last word accessed, incremented by
one. Therefore, if the last access (either a read or write) were to address n, the next CURRENT READ operation would
access data from the address n+1. After receipt of the slave address with R/W bit “1”, the AK4635 generates an
acknowledge, transmits 1-byte of data to the address set by the internal address counter and increments the internal
address counter by 1. If the master does not generate an acknowledge but instead generates a stop condition, the AK4635
ceases transmission.
(2)-2-2. RANDOM ADDRESS READ
The random read operation allows the master to access any memory location at random. Prior to issuing the slave address
with the R/W bit “1”, the master must first perform a “dummy” write operation. The master issues a start request, a slave
address (R/W bit = “0”) and then the register address to read. After the register address is acknowledged, the master
immediately reissues the start request and the slave address with the R/W bit set to “1”. The AK4635 then generates an
acknowledge, 1 byte of data and increments the internal address counter by 1. If the master does not generate an
acknowledge but instead generates a stop condition, the AK4635 ceases transmission.
Rev. 0.6
25H ~ 2F and 31H ~ 4FH, the register values are invalid.
SDA
R
SDA
S
T
A
T
S
Slave
Address
R
S
T
A
T
S
R/W="0"
Slave
Address
A
C
K
R/W="1"
Sub
Address(n)
A
C
K
Figure 58. CURRENT ADDRESS READ
Figure 59. RANDOM ADDRESS READ
Data(n)
A
C
K
S
A
R
S
T
T
Slave
Address
M
A
S
T
E
R
A
C
K
R/W="1"
Data(n+1)
A
C
K
- 62 -
Data(n)
M
R
A
S
T
E
A
C
K
Data(n+2)
M
R
A
S
T
E
A
C
K
Data(n+1)
M
R
A
S
T
E
A
C
K
M
R
M
A
S
T
E
A
S
T
E
R
A
C
K
C
A
K
Data(n+x)
M
A
S
T
E
R
A
C
K
Data(n+x)
M
A
S
T
E
R
N
A
C
K
O
S
T
P
P
M
R
A
S
T
E
N
A
C
K
O
S
T
P
P
[AK4635]
2007/10

Related parts for AK4635