AT86RF230_09 ATMEL [ATMEL Corporation], AT86RF230_09 Datasheet - Page 20

no-image

AT86RF230_09

Manufacturer Part Number
AT86RF230_09
Description
Low Power 2.4 GHz Transceiver for ZigBee, IEEE 802.15.4, 6LoWPAN, RF4CE and ISM
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
6.5.2 Register Description
20
AT86RF230
Bit
0x0E
Read/Write
Reset value
Bit
0x0E
Read/Write
Reset value
Bit
0x0F
Read/Write
Reset value
Bit
0x0F
Read/Write
Reset value
Register 0x0E (IRQ_MASK)
The IRQ_MASK register is used to enable (set register bit to 1) or disable (set register
bit to 0) interrupt events by writing the corresponding bit to the interrupt mask register.
If an interrupt will be enabled or disabled, it is recommended to read the interrupt status
register 0x0F (IRQ_STATUS) first to clear the history.
Register 0x0F (IRQ_STATUS)
The IRQ_STATUS register contains the status of the individual interrupts. A read
access to this register resets all interrupt bits.
By reading the register after an interrupt is signaled at IRQ pin, the reason for the
interrupt can be identified.
A detailed description of the individual interrupts can be found in Table 6-8.
MASK_BAT_LOW MASK_TRX_UR
MASK_TRX_END MASK_RX_START MASK_PLL_UNLOCK MASK_PLL_LOCK
BAT_LOW
TRX_END
R/W
R/W
R
R
7
1
3
1
7
0
3
0
RX_START
TRX_UR
R/W
R/W
R
R
6
1
2
1
6
0
2
0
PLL_UNLOCK
R/W
R/W
R
R
5
1
1
1
5
0
1
0
Reserved
Reserved
PLL_LOCK
R/W
R/W
R
R
4
1
0
1
4
0
0
0
5131E-MCU Wireless-02/09
IRQ_STATUS
IRQ_STATUS
IRQ_MASK
IRQ_MASK

Related parts for AT86RF230_09