PC2700 INFINEON [Infineon Technologies AG], PC2700 Datasheet - Page 25

no-image

PC2700

Manufacturer Part Number
PC2700
Description
184 - Pin Registered Double Data Rate SDRAM Modules
Manufacturer
INFINEON [Infineon Technologies AG]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PC2700S-25331-A0
Manufacturer:
SAMSUNG
Quantity:
3 000
8) The specific requirement is that DQS be valid (HIGH, LOW, or some point on a valid transition) on or before this CK edge.
9) The maximum limit for this parameter is not a device limit. The device operates with a greater value for this parameter, but
10) Fast slew rate 1.0 V/ns , slow slew rate 0.5 V/ns and < 1 V/ns for command/address and CK & CK slew rate > 1.0 V/ns,
11) For each of the terms, if not already an integer, round to the next highest integer.
12) A maximum of eight Autorefresh commands can be posted to any given DDR SDRAM device.
Data Sheet
A valid transition is defined as monotonic and meeting the input slew rate specifications of the device. When no writes were
previously in progress on the bus, DQS will be transitioning from Hi-Z to logic LOW. If a previous write was in progress,
DQS could be HIGH, LOW, or transitioning from HIGH to LOW at this time, depending on
system performance (bus turnaround) degrades accordingly.
measured between
cycle time.
V
OH(ac)
and
V
OL(ac)
.
Registered Double Data Rate SDRAM Modules
25
HYS72D[32/64/128]3[00/20]GBR
t
CK
is equal to the actual system clock
t
DQSS
Electrical Characteristics
.
10102003-01E2-HPA8
Rev. 1.1, 2004-04

Related parts for PC2700