GS82032AGT-100 GSI [GSI Technology], GS82032AGT-100 Datasheet - Page 5

no-image

GS82032AGT-100

Manufacturer Part Number
GS82032AGT-100
Description
64K x 32 2Mb Synchronous Burst SRAM
Manufacturer
GSI [GSI Technology]
Datasheet
Mode Pin Functions
Note:
There are pull-up devices on LBO and FT pins and a pull-down device on the ZZ pin, so those input pins can be unconnected and the chip will
operate in the default states as specified in the above table.
Burst Counter Sequences
Linear Burst Sequence
Note:
The burst counter wraps to initial state on the 5th clock.
Rev: 1.12 10/2004
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1st address
2nd address
3rd address
4th address
Output Register Control
Power Down Control
Burst Order Control
Mode Name
A[1:0]
00
01
10
11
A[1:0]
01
10
11
00
A[1:0]
10
00
01
11
Pin Name
A[1:0]
LBO
11
00
01
10
FT
ZZ
5/22
H or NC
H or NC
L or NC
State
H
L
L
Interleaved Burst Sequence
Note:
The burst counter wraps to initial state on the 5th clock.
1st address
2nd address
3rd address
4th address
GS82032AT-180/166/150/133/100/66/4/5/6
Standby, I
Interleaved Burst
Flow Through
Linear Burst
Function
Pipeline
A[1:0]
Active
00
01
10
11
DD
= I
A[1:0]
SB
01
00
11
10
A[1:0]
10
00
01
11
© 2000, GSI Technology
A[1:0]
11
10
01
00

Related parts for GS82032AGT-100