K9K4G08U0M Samsung, K9K4G08U0M Datasheet - Page 5

no-image

K9K4G08U0M

Manufacturer Part Number
K9K4G08U0M
Description
512M x 8 Bit / 256M x 16 Bit NAND Flash Memory
Manufacturer
Samsung
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K9K4G08U0M-IIB0
Manufacturer:
SAMSUNG
Quantity:
14 688
Part Number:
K9K4G08U0M-PCB0
Manufacturer:
SAMSUNG
Quantity:
1 145
Part Number:
K9K4G08U0M-PCB0
Manufacturer:
SAMSUNG
Quantity:
11 350
Part Number:
K9K4G08U0M-PCBO
Manufacturer:
ATM
Quantity:
4 300
Part Number:
K9K4G08U0M-PIB0
Manufacturer:
SAMSUNG
Quantity:
10
K9W8G08U1M
K9K4G08Q0M
K9K4G08U0M
PIN DESCRIPTION
NOTE: Connect all V
(K9XXG08XXM)
(K9K4G16X0M)
I/O
R/B1/ R/B2
I/O
Pin Name
CE / CE1
Do not leave V
0
PRE
0
CLE
ALE
CE2
WE
WP
Vcc
Vss
N.C
RE
~ I/O
~ I/O
15
7
CC
CC
DATA INPUTS/OUTPUTS
The I/O pins are used to input command, address and data, and to output data during read operations. The I/
O pins float to high-z when the chip is deselected or when the outputs are disabled.
I/O8 ~ I/O15 are used only in X16 organization device. Since command input and address input are x8 oper-
ation, I/O8 ~ I/O15 are not used to input command & address. I/O8 ~ I/O15 are used only for data input and
output.
COMMAND LATCH ENABLE
The CLE input controls the activating path for commands sent to the command register. When active high,
commands are latched into the command register through the I/O ports on the rising edge of the WE signal.
ADDRESS LATCH ENABLE
The ALE input controls the activating path for address to the internal address registers. Addresses are
latched on the rising edge of WE with ALE high.
CHIP ENABLE
The CE / CE1 input is the device selection control. When the device is in the Busy state, CE / CE1 high is
ignored, and the device does not return to standby mode in program or erase operation. Regarding CE /
CE1 control during read operation, refer to ’ Page read’ section of Device operation .
CHIP ENABLE
The CE2 input enables the second K9K4GXXU0M
READ ENABLE
The RE input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid
tREA after the falling edge of RE which also increments the internal column address counter by one.
WRITE ENABLE
The WE input controls writes to the I/O port. Commands, address and data are latched on the rising edge of
the WE pulse.
WRITE PROTECT
The WP pin provides inadvertent write/erase protection during power transitions. The internal high voltage
generator is reset when the WP pin is active low.
READY/BUSY OUTPUT
The R/B / R/B1 output indicates the status of the device operation. When low, it indicates that a program,
erase or random read operation is in process and returns to high state upon completion. It is an open drain
output and does not float to high-z condition when the chip is deselected or when outputs are disabled.
POWER-ON READ ENABLE
The PRE controls auto read operation executed during power-on. The power-on auto-read is enabled when
PRE pin is tied to Vcc.
POWER
V
GROUND
NO CONNECTION
Lead is not internally connected.
and V
CC
or V
K9K4G16Q0M
K9K4G16U0M
is the power supply for device.
SS
SS
disconnected.
pins of each device to common power supply outputs.
5
Pin Function
FLASH MEMORY

Related parts for K9K4G08U0M