ATMEGA8-16AI SL383 Atmel, ATMEGA8-16AI SL383 Datasheet - Page 82

no-image

ATMEGA8-16AI SL383

Manufacturer Part Number
ATMEGA8-16AI SL383
Description
Semiconductors and Actives, Microprocessors, Microcontrollers
Manufacturer
Atmel
Datasheet
Timer/Counter
Clock Sources
Counter Unit
82
ATmega8(L)
The Timer/Counter can be clocked by an internal or an external clock source. The clock source
is selected by the clock select logic which is controlled by the clock select (CS12:0) bits located
in the Timer/Counter Control Register B (TCCR1B). For details on clock sources and prescaler,
see
The main part of the 16-bit Timer/Counter is the programmable 16-bit bi-directional counter unit.
Figure 33
Figure 33. Counter Unit Block Diagram
Signal description (internal signals):
The 16-bit counter is mapped into two 8-bit I/O memory locations: counter high (TCNT1H) con-
taining the upper eight bits of the counter, and Counter Low (TCNT1L) containing the lower eight
bits. The TCNT1H Register can only be indirectly accessed by the CPU. When the CPU does an
access to the TCNT1H I/O location, the CPU accesses the High byte temporary register
(TEMP). The temporary register is updated with the TCNT1H value when the TCNT1L is read,
and TCNT1H is updated with the temporary register value when TCNT1L is written. This allows
the CPU to read or write the entire 16-bit counter value within one clock cycle via the 8-bit data
bus. It is important to notice that there are special cases of writing to the TCNT1 Register when
the counter is counting that will give unpredictable results. The special cases are described in
the sections where they are of importance.
Depending on the mode of operation used, the counter is cleared, incremented, or decremented
at each timer clock (clk
selected by the clock select bits (CS12:0). When no clock source is selected (CS12:0 = 0) the
timer is stopped. However, the TCNT1 value can be accessed by the CPU, independent of
whether clk
count operations.
The counting sequence is determined by the setting of the Waveform Generation mode bits
(WGM13:0) located in the Timer/Counter Control Registers A and B (TCCR1A and TCCR1B).
There are close connections between how the counter behaves (counts) and how waveforms
count
direction
clear
clk
TOP
BOTTOM
“Timer/Counter0 and Timer/Counter1 Prescalers” on page
T
1
TCNTnH (8-bit) TCNTnL (8-bit)
shows a block diagram of the counter and its surroundings.
TEMP (8-bit)
T
DATA BUS
1
Increment or decrement TCNT1 by 1.
Select between increment and decrement.
Clear TCNT1 (set all bits to zero).
Timer/Counter clock.
Signalize that TCNT1 has reached maximum value.
Signalize that TCNT1 has reached minimum value (zero).
is present or not. A CPU write overrides (has priority over) all counter clear or
TCNTn (16-bit Counter)
T
1
). The clk
(8-bit)
T
1
direction
can be generated from an external or internal clock source,
count
clear
Control Logic
TOP
BOTTOM
TOVn
(Int. Req.)
clk
Tn
74.
( From Prescaler )
Clock Select
Detector
Edge
2486W–AVR–02/10
Tn

Related parts for ATMEGA8-16AI SL383