AD60003RSZ24 Analog Devices, AD60003RSZ24 Datasheet - Page 7

no-image

AD60003RSZ24

Manufacturer Part Number
AD60003RSZ24
Description
The AD807 provides the receiver functions of data quantization, signal level detect, clock recovery and data retiming...
Manufacturer
Analog Devices
Datasheet
THEORY OF OPERATION
Quantizer
The quantizer (comparator) has three gain stages, providing a
net gain of 350. The quantizer takes full advantage of the Extra
Fast Complementary Bipolar (XFCB) process. The input stage
uses a folded cascode architecture to virtually eliminate pulse
width distortion, and to handle input signals with common-
mode voltage as high as the positive supply. The input offset
voltage is factory trimmed and guaranteed to be less than 500 V.
100E+0
100E–3
10E+0
1E+3
1E+0
3.0
2.0
1.0
30
25
20
15
10
10E+0
0
5
0
1.4
0
TEST CONDITIONS
WORST-CASE:
–40 C, 4.5V
0.1
1.5
100E+0
0.2
1.6
SONET MASK
PSR – NO FILTER
0.3
1E+3
NOISE – V p-p @ 311MHz
1.7
RMS JITTER – Degrees
FREQUENCY – Hz
CMR
0.4
1.8
PSR – WITH FILTER
10E+3
0.5
1.9
AD807
0.6
100E+3
2.0
0.7
2.1
0.8
1E+6
2.2
0.9
10E+6
2.3
1.0
XFCB’s dielectric isolation allows the different blocks within
this mixed-signal IC to be isolated from each other, hence the
2 mV Sensitivity is achieved. Traditionally, high speed compara-
tors are plagued by crosstalk between outputs and inputs, often
resulting in oscillations when the input signal approaches 10 mV.
The AD807 quantizer toggles at 650 V (1.3 mV sensitivity) at
the input without making bit errors. When the input signal is
lowered below 650 V, circuit performance is dominated by
input noise, and not crosstalk.
Signal Detect
The input to the signal detect circuit is taken from the first stage
of the quantizer. The input signal is first processed through a gain
stage. The output from the gain stage is fed to both a positive
and a negative peak detector. The threshold value is subtracted
from the positive peak signal and added to the negative peak signal.
The positive and negative peak signals are then compared. If the
positive peak, POS, is more positive than the negative peak,
NEG, the signal amplitude is greater than the threshold, and the
output, SDOUT, will indicate the presence of signal by remain-
ing low. When POS becomes more negative than NEG, the
signal amplitude has fallen below the threshold, and SDOUT
will indicate a loss of signal (LOS) by going high. The circuit
provides hysteresis by adjusting the threshold level higher by a
factor of two when the low signal level is detected. This means
that the input data amplitude needs to reach twice the set LOS
threshold before SDOUT will signal that the data is again valid.
This corresponds to a 3 dB optical hysteresis.
AD807
AD807
AV
AV
AV
AV
V
V
V
V
PIN
NIN
CC2
CC1
CC1
CC2
PIN
NIN
CC2
CC1
CC1
CC2
13
12
14
11
13
12
14
11
6
3
6
3
50
50
3.65k
0.1 F
0.1 F
0.1 F
0.1 F
0.1 F
0.1 F
0.1 F
0.1 F
3.65k
50
50
0.1 F
0.1 F
0.1 F
0.1 F
309
0.1 F
500
500
500
500
0.1 F
309
OPTIONAL FILTER
FERRITE BEAD
QUANTIZER
INPUT
QUANTIZER
INPUT
0.1 F
“BIAS TEE”
CHOKE
10 F
10 F
0.1 F
0.1 F
+5V
+5V
50
50
AD807
“BIAS TEE”
CHOKE
311MHz
NOISE
INPUT
311MHz
NOISE
INPUT

Related parts for AD60003RSZ24