83115BRLFT IDT, 83115BRLFT Datasheet - Page 5

no-image

83115BRLFT

Manufacturer Part Number
83115BRLFT
Description
Clock Drivers & Distribution 1
Manufacturer
IDT
Datasheet

Specifications of 83115BRLFT

Rohs
yes
Part # Aliases
ICS83115BRLFT
Additive Phase Jitter
The spectral purity in a band at a specific offset from the
fundamental compared to the power of the fundamental is called
the dBc Phase Noise. This value is normally expressed using a
Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise power
present in a 1Hz band at a specified offset from the fundamental
frequency to the power value of the fundamental. This ratio is
expressed in decibels (dBm) or a ratio of the power in the 1Hz band
As with most timing specifications, phase noise measurements
has issues relating to the limitations of the equipment. Often the
noise floor of the equipment is higher than the noise floor of the
IDT™ / ICS™ LVCMOS/LVTTL FANOUT BUFFER
ICS83115
LOW SKEW, 1-TO-16 LVCMOS/LVTTL FANOUT BUFFER
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
-10
-20
-30
-40
-50
-60
-70
-80
-90
0
1k
10k
100k
Offset Frequency (Hz)
5
to the power in the fundamental. When the required offset is
specified, the phase noise is called a dBc value, which simply
means dBm at a specified offset from the fundamental. By
investigating jitter in the frequency domain, we get a better
understanding of its effects on the desired application over the
entire time record of the signal. It is mathematically possible to
calculate an expected bit error rate given a phase noise plot.
device. This is illustrated above. The device meets the noise floor
of what is shown, but can actually be lower. The phase noise is
dependant on the input source and measurement equipment.
1M
@ 155.52MHz (12kHz to 20MHz) =
Additive Phase Jitter, RMS
ICS83115BR REV. C MARCH 14, 2008
10M
0.09ps (typical)
100M

Related parts for 83115BRLFT