74F283PC Fairchild Semiconductor, 74F283PC Datasheet - Page 2

IC FULL ADDER BINARY 4BIT 16-DIP

74F283PC

Manufacturer Part Number
74F283PC
Description
IC FULL ADDER BINARY 4BIT 16-DIP
Manufacturer
Fairchild Semiconductor
Series
74Fr
Datasheet

Specifications of 74F283PC

Logic Type
Binary Full Adder
Supply Voltage
4.5 V ~ 5.5 V
Number Of Bits
4
Operating Temperature
0°C ~ 70°C
Mounting Type
Through Hole
Package / Case
16-DIP (0.300", 7.62mm)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
74F283

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
74F283PC
Manufacturer:
NS
Quantity:
20 000
www.fairchildsemi.com
Functional Description
The 74F283 adds two 4-bit binary words (A plus B) plus the
incoming Carry (C
(S
of the various inputs and outputs is indicated by the sub-
script numbers, representing powers of two.
Interchanging inputs of equal weight does not affect the
operation. Thus C
pins 5, 6 and 7 for DIPS, and 7, 8 and 9 for chip carrier
packages. Due to the symmetry of the binary add function,
the 74F283 can be used either with all inputs and outputs
active HIGH (positive logic) or with all inputs and outputs
active LOW (negative logic). See Figure 1. Note that if C
not used it must be tied LOW for active HIGH logic or tied
HIGH for active LOW logic.
Due to pin limitations, the intermediate carries of the
74F283 are not brought out for use as inputs or outputs.
Active HIGH: 0
0
–S
3
) and outgoing carry (C
Logic Levels
Active HIGH
Active LOW
2
0
S
10
(A
0
FIGURE 4. 5-Input Encoder
2
0
2
9
FIGURE 2. 3-Bit Adder
(A
2S
0
0
). The binary sum appears on the Sum
, A
B
Where ( )
2
3
1
0
0
16
, B
B
4S
C
2
0
)
0
2
)
can be arbitrarily assigned to
Active LOW: 1
C
2
4
L
0
1
FIGURE 1. Active HIGH versus Active LOW Interpretation
8S
2
) outputs. The binary weight
3
0
1
(A
plus
3
(A
3
A
1
L
0
1
16C
0
B
B
3
1
)
4
A
)
H
5
1
0
1
6
A
12
L
0
1
2
0
A
H
1
0
0
3
is
B
H
1
0
2
0
However, other means can be used to effectively insert a
carry into, or bring a carry out from, an intermediate stage.
Figure 2 shows how to make a 3-bit adder. Tying the oper-
and inputs of the fourth adder (A
dependent only on, and equal to, the carry from the third
adder. Using somewhat the same principle, Figure 3 shows
a way of dividing the 74F283 into a 2-bit and a 1-bit adder.
The third stage adder (A
means of getting a carry (C
(via A
stage on S
whether HIGH or LOW, they do not influence S
when A
does not influence the carry out of the third stage. Figure 4
shows a method of implementing a 5-input encoder, where
the inputs are equally weighted. The outputs S
present a binary number equal to the number of inputs I
I
ing a 5-input majority gate. When three or more of the
inputs I
5
that are true. Figure 5 shows one method of implement-
B
L
0
1
1
2
1
and B
2
–I
and B
B
L
0
1
5
2
2
are true, the output M
FIGURE 3. 2-Bit and 1-Bit Adders
. Note that as long as A
FIGURE 5. 5-Input Majority Gate
2
) and bringing out the carry from the second
2
B
H
1
0
are the same the carry into the third stage
3
S
H
1
0
0
2
, B
S
10
H
1
0
1
) signal into the fourth stage
2
, S
5
S
L
0
1
2
is true.
3
2
) is used merely as a
2
, B
and B
3
S
) LOW makes S
L
0
1
3
2
are the same,
C
0
H
1
0
2
, S
4
. Similarly,
1
and S
1
3
2

Related parts for 74F283PC