CYUSB3014-BZXC Cypress Semiconductor, CYUSB3014-BZXC Datasheet

no-image

CYUSB3014-BZXC

Manufacturer Part Number
CYUSB3014-BZXC
Description
ARM Microcontrollers - MCU EZUSB SuperSpeedCtrl X32 256KB
Manufacturer
Cypress Semiconductor
Datasheet

Specifications of CYUSB3014-BZXC

Rohs
yes
Core
ARM926EJ-S
Processor Series
CYUSB301x
Data Bus Width
16 bit/32 bit
Maximum Clock Frequency
200 MHz
Data Ram Size
512 KB
Operating Supply Voltage
3.2 V to 6 V
Package / Case
BGA-121
Mounting Style
SMD/SMT
Interface Type
I2C, I2S, SPI, UART, USB
Number Of Timers
1
Supply Voltage - Max
6 V
Supply Voltage - Min
3.2 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CYUSB3014-BZXC
Manufacturer:
XILINX
Quantity:
334
Part Number:
CYUSB3014-BZXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CYUSB3014-BZXC
0
Company:
Part Number:
CYUSB3014-BZXC
Quantity:
168
Features
Cypress Semiconductor Corporation
Document Number: 001-52136 Rev. *L
Logic Block Diagram
Universal serial bus (USB) integration
General Programmable Interface (GPIF™ II)
Fully accessible 32-bit CPU
Additional connectivity to the following peripherals
Selectable clock input frequencies
USB 3.0 and USB 2.0 peripherals compliant with USB 3.0
specification 1.0
5-Gbps USB 3.0 PHY compliant with PIPE 3.0
High-speed On-The-Go (HS-OTG) host and peripheral
compliant with OTG Supplement Version 2.0
Thirty-two physical endpoints
Support for battery charging Spec 1.1 and accessory charger
adaptor (ACA) detection
Programmable 100-MHz GPIF II enables connectivity to a
wide range of external devices
8-, 16-, and 32-bit data bus
As many as16 configurable control signals
ARM926EJ core with 200-MHz operation
512-KB or 256-KB embedded SRAM
I
I
32 kHz, 44.1 kHz, and 48 kHz
UART support of up to 4 Mbps
SPI master at 33 MHz
19.2, 26, 38.4, and 52 MHz
19.2-MHz crystal input support
2
2
C master controller at 1 MHz
S master (transmitter only) at sampling frequencies of
PMODE[2:0
XTALOUT
CLKIN_32
XTALIN
CTL[12:0]
RESET #
FSLC[0]
FSLC[1]
FSLC[2]
DQ[31:0]/
DQ[15:0]
CLKIN
INT#
]
GPIF™ II
I2C
198 Champion Court
UART
EZ-USB
ARM926EJ -S
JTAG
SPI
Applications
®
I2S
Ultra low-power in core power-down mode
Independent power domains for core and I/O
10- × 10-mm, 0.8-mm pitch Pb-free ball grid array (BGA)
package
EZ-USB
development
Digital video camcorders
Digital still cameras
Printers
Scanners
Video capture cards
Test and measurement equipment
Surveillance cameras
Personal navigation devices
Medical imaging devices
Video IP phones
Portable media players
Industrial cameras
Embedded
(512 kB/
256 KB)
SRAm
FX3 SuperSpeed USB Controller
Less than 60 µA with V
Core operation at 1.2 V
I
I
2
2
S, UART, and SPI operation at 1.8 to 3.3 V
C operation at 1.2 V
EPs
32
®
San Jose
software and development kit (DVK) for easy code
EZ-Dtect™
Peripheral
Peripheral
HS/FS/LS
OTG Host
HS/FS
SS
,
CA 95134-1709
BATT
on and 20 µA with V
Revised August 16, 2012
OTG_ID
SSRX +
SSRX -
D+
D-
SSTX +
SSTX -
CYUSB301X
• 408-943-2600
BATT
off

Related parts for CYUSB3014-BZXC

CYUSB3014-BZXC Summary of contents

Page 1

... FSLC[2] CLKIN CLKIN_32 XTALIN XTALOUT DQ[31:0]/ DQ[15:0] CTL[12:0] ] PMODE[2:0 INT# RESET # Cypress Semiconductor Corporation Document Number: 001-52136 Rev. *L ® EZ-USB FX3 SuperSpeed USB Controller ■ Ultra low-power in core power-down mode ❐ Less than 60 µA with V ■ Independent power domains for core and I/O ❐ ...

Page 2

Contents Functional Overview .......................................................... 3 Application Examples .................................................... 3 USB Interface ...................................................................... 4 OTG............................................................................... 4 ReNumeration ............................................................... 5 EZ-Dtect ........................................................................ 5 VBUS Overvoltage Protection ....................................... 5 Carkit UART Mode ........................................................ 5 GPIF II .................................................................................. 6 CPU ...................................................................................... 6 JTAG Interface ...

Page 3

Functional Overview Cypress’s EZ-USB FX3 is the next-generation USB 3.0 peripheral controller, providing integrated and flexible features. FX3 has a fully configurable, parallel, general programmable interface called GPIF II, which can connect to any processor, ASIC, or FPGA. GPIF II ...

Page 4

External Slave Device (Example: Image sensor clock input may be provided on the CLKIN pin instead of a crystal input USB Interface FX3 complies with the following specifications and supports the following features: ■ Supports USB peripheral functionality ...

Page 5

OTG Connectivity In OTG mode, FX3 can be configured dual-role device. It can connect to the following: ■ ACA device ■ Targeted USB peripheral ■ SRP-capable USB peripheral ■ HNP-capable USB peripheral ■ OTG ...

Page 6

Figure 5. Carkit UART Pass-through Block Diagram Carkit UART Pass-through ( ) Interface on GPIF II Carkit UART Pass-through Interface on GPIOs GPIF II The high-performance GPIF II interface enables functionality similar to, but more advanced than, FX2LP's GPIF and ...

Page 7

... Data Bus Width) on page 13 shows details of how these inter- faces are multiplexed. Note that when GPIF II is configured for a 32-bit data bus width (CYUSB3012 and CYUSB3014), only the UART interface is available on GPIO[53] to GPIO[56]. UART Interface The UART interface of FX3 supports full-duplex communication. ...

Page 8

Boot Options FX3 can load boot images from various sources, selected by the configuration of the PMODE pins. Following are the FX3 boot options: ■ Boot from USB 2 ■ Boot from I C ■ Boot from SPI (SPI devices ...

Page 9

Table 4. FX3 Input Clock Specifications Parameter Phase noise 100-Hz offset 1- kHz offset 10-kHz offset 100-kHz offset 1-MHz offset Maximum frequency deviation Duty cycle Overshoot Undershoot Rise time/fall time 32-kHz Watchdog Timer Clock Input FX3 includes a watchdog timer. ...

Page 10

Table 6. Entry and Exit Methods for Low-Power Modes Low-Power Mode Characteristics ■ Suspend Mode with The power consumption in this mode does USB 3.0 PHY not exceed ISB Enabled (L1) ■ USB 3.0 PHY is enabled and is in ...

Page 11

Table 6. Entry and Exit Methods for Low-Power Modes (continued) Low-Power Mode Characteristics ■ Standby Mode (L3) The power consumption in this mode does not exceed ISB3 ■ All configuration register settings and program/data RAM contents are preserved. However, data ...

Page 12

Configuration Options Configuration options are available for specific usage models. Contact Cypress Applications or Marketing for details. Digital I/Os FX3 has internal firmware-controlled pull-up or pull-down resistors on all digital I/O pins. An internal 50-kΩ resistor pulls the pins high, ...

Page 13

... Pin Description Table 7. CYUSB3012 and CYUSB3014 Pin List (GPIF II with 32-bit Data Bus Width) Pin I/O F10 VIO1 I/O F9 VIO1 I/O F7 VIO1 I/O G10 VIO1 I/O G9 VIO1 I/O F8 VIO1 I/O H10 VIO1 I/O H9 VIO1 I/O J10 VIO1 I/O J9 VIO1 I/O K11 VIO1 I/O GPIO[10] L10 VIO1 I/O GPIO[11] K10 VIO1 I/O GPIO[12] K9 VIO1 I/O GPIO[13] J8 VIO1 ...

Page 14

... Table 7. CYUSB3012 and CYUSB3014 Pin List (GPIF II with 32-bit Data Bus Width) (continued) Pin I/O H3 VIO2 I/O GPIO[40] F4 VIO2 I/O GPIO[41] G2 VIO2 I/O GPIO[42] G3 VIO2 I/O GPIO[43] F3 VIO2 I/O GPIO[44] F2 VIO2 I/O GPIO[45] F5 VIO3 I/O GPIO[46] E1 VIO3 I/O GPIO[47] E5 VIO3 I/O GPIO[48] E4 VIO3 I/O GPIO[49] D1 VIO3 I/O GPIO[50] D2 VIO3 I/O GPIO[51] D3 VIO3 I/O GPIO[52] D4 VIO4 ...

Page 15

... Table 7. CYUSB3012 and CYUSB3014 Pin List (GPIF II with 32-bit Data Bus Width) (continued) Pin I/O E7 VIO5 I C10 VIO5 O B11 VIO5 I E8 VIO5 I F6 VIO5 I D11 VIO5 O E10 PWR B10 PWR A1 PWR U3VSSQ E11 PWR D8 PWR H11 PWR E2 PWR L9 PWR G1 PWR F1 PWR G11 ...

Page 16

Table 8. CYUSB3011 and CYUSB3013 Pin List (GPIF II with 16-bit Data Bus Width) Pin I/O F10 VIO1 I/O F9 VIO1 I/O F7 VIO1 I/O G10 VIO1 I/O G9 VIO1 I/O F8 VIO1 I/O H10 VIO1 I/O H9 VIO1 I/O ...

Page 17

Table 8. CYUSB3011 and CYUSB3013 Pin List (GPIF II with 16-bit Data Bus Width) (continued) Pin I/O H3 VIO2 I/O F4 VIO2 I/O G2 VIO2 I/O G3 VIO2 I/O F3 VIO2 I/O F2 VIO2 I/O F5 VIO3 I/O E1 VIO3 ...

Page 18

Table 8. CYUSB3011 and CYUSB3013 Pin List (GPIF II with 16-bit Data Bus Width) (continued) Pin I/O E8 VIO5 I F6 VIO5 I D11 VIO5 O E10 PWR B10 PWR A1 PWR E11 PWR D8 PWR H11 PWR E2 PWR ...

Page 19

Absolute Maximum Ratings Exceeding maximum ratings may shorten the useful life of the device. Storage temperature............................... ...... –65 °C to +150 °C Ambient temperature with power supplied (Industrial).................... ... ...... –40 °C to +85 °C Supply voltage to ground potential ...

Page 20

Table 9. DC Specifications (continued) Parameter Description V Output HIGH voltage OH V Output LOW voltage OL I Input leakage current for all pins except IX SSTXP/SSXM/SSRXP/SSRXM I Output High-Z leakage current for all OZ pins except SSTXP/ SSXM/ SSRXP/SSRXM ...

Page 21

AC Timing Parameters GPIF II Timing tLZ - D Q [31: TL(IN Table 10. GPIF II Timing Parameters in Synchronous Mode Parameter Frequency Interface clock frequency tCLK ...

Page 22

DATA/ ADDR tCTLassert_DQlatch CTL# (I/P , ALE/ DLE) DATA OUT CTL# (I/P, non ALE/ DLE tCTLalpha ALPHA O/P tCTLbeta BETA O/P tCTLassert tCTL# (O/ integer >= 0 tDST DATA/ ADDR CTL# I/P (non DLE/ALE) Figure 10. ...

Page 23

Table 11. GPIF II Timing in Asynchronous Mode Note The following parameters assume one state transition Parameter tDS Data In to DLE setup time. Valid in DDR async mode. tDH Data In to DLE hold time. Valid in DDR async ...

Page 24

Slave FIFO Interface Synchronous Slave FIFO Sequence Description ■ FIFO address is stable and SLCS is asserted ■ SLOE is asserted. SLOE is an output-enable only, whose sole function is to drive the data bus. ■ SLRD is asserted ■ ...

Page 25

Synchronous Slave FIFO Write Sequence Description ■ FIFO address is stable and the signal SLCS# is asserted ■ External master or peripheral outputs the data to the data bus ■ SLWR# is asserted ■ While the SLWR# is asserted, data ...

Page 26

Table 12. Synchronous Slave FIFO Parameters Parameter FREQ Interface clock frequency tCYC Clock period tCH Clock high time tCL Clock low time tRDS SLRD# to CLK setup time tRDH SLRD# to CLK hold time tWRS SLWR# to CLK setup time ...

Page 27

SLCS t AS FIFO ADDR SLRD SLOE t FLG FLAGA dedicated thread Flag for An (1=Not empty 0 = Empty) FLAGB dedicated thread Flag for Am (1=Not empty 0 = Empty Data Out High-Z SLWR (HIGH) ...

Page 28

Asynchronous Write Cycle Timing SLCS t AS FIFO ADDR SLWR t FLG FLAGA dedicated thread Flag for An (1=Not Full 0 = Full) FLAGB dedicated thread Flag for Am (1=Not Full 0 = Full) High-Z DATA In PKTEND SLOE (HIGH) ...

Page 29

Table 13. Asynchronous Slave FIFO Parameters Parameter tRDI SLRD# low tRDh SLRD# high tAS Address to SLRD#/SLWR# setup time tAH SLRD#/SLWR#/PKTEND to address hold time tRFLG SLRD# to FLAGS output propagation delay tFLG ADDR to FLAGS output propagation delay tRDO ...

Page 30

Table 14 Timing Parameters Parameter fSCL SCL clock frequency tHD:STA Hold time START condition tLOW LOW period of the SCL tHIGH HIGH period of the SCL tSU:STA Setup time for a repeated START condition tHD:DAT Data ...

Page 31

Table 14 Timing Parameters (continued) Parameter tr Rise time of both SDA and SCL signals tf Fall time of both SDA and SCL signals tSU:STO Setup time for STOP condition tBUF Bus-free time between a STOP ...

Page 32

SPI Timing Specification SSN (output) SCK (CPOL=0, Output) SCK (CPOL=1, Output) MISO (input) MOSI (output) SSN (output) SCK (CPOL=0, Output) SCK (CPOL=1, Output) MISO (input) MOSI (output) Document Number: 001-52136 Rev. *L Figure 17. SPI Timing t sck t lead ...

Page 33

Table 16. SPI Timing Parameters Parameter Description fop Operating frequency tsck Cycle time twsck Clock high/low time tlead SSN-SCK lead time tlag Enable lag time trf Rise/fall time tsdd Output SSN to valid data delay time tdv Output data ...

Page 34

VDD ( core ) xVDDQ XTALIN/ CLKIN Mandatory Reset Pulse RESET # tRPW Standby/ Suspend Source Document Number: 001-52136 Rev. *L Figure 18. Reset Sequence tRR tRh Hard Reset Standby/Suspend source Is asserted (MAIN_POWER_EN/ MAIN_CLK_EN bit is set) CYUSB301X XTALIN/ ...

Page 35

Package Diagram Document Number: 001-52136 Rev. *L Figure 19. 121-Ball FBGA 10 × 10 × 1.2 Diagram CYUSB301X 001-54471 *C Page ...

Page 36

... Ordering Information Table 18. Ordering Information Ordering Code CYUSB3011-BZXC CYUSB3012-BZXC CYUSB3013-BZXC CYUSB3014-BZXC CYUSB3014-BZXI Ordering Code Definition 3 XXX BZX I/C CY USB Document Number: 001-52136 Rev. *L SRAM (kB) GPIF II Data Bus Width 256 16-bit 256 32-bit 512 16-bit 512 32-bit 512 32-bit Temperature range : Industrial/Commercial Package type: BGA Marketing Part Number Base part number for USB 3 ...

Page 37

Acronyms Acronym Description DMA direct memory access HNP host negotiation protocol MMC multimedia card MTP media transfer protocol PLL phase locked loop PMIC power management IC SD secure digital SD secure digital SDIO secure digital input / output SLC single-level ...

Page 38

... Changed title to EZ-USB™ FX3: SuperSpeed USB Controller 12/08/09 Added data sheet to the USB 3.0 EROS spec 001-51884. No technical updates. 11/08/2010 Changed status from Advance to Preliminary Changed part number from CYUSB3011 to CYUSB3014 Added the following sections: Power, System-level ESD, Absolute Maximum Reset Sequence, ...

Page 39

Document Title: CYUSB301X EZ-USB Document Number: 001-52136 Orig. of Revision ECN Change *E 3204393 OSG *F 3219493 OSG *G 3235250 GSZ *H 3217917 OSG *I 3305568 DSG *J 3369042 OSG *K 3534275 OSG *L 3649782 OSG Document Number: 001-52136 Rev. ...

Page 40

... Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement ...

Related keywords