CAT24C512YI-G ON Semiconductor, CAT24C512YI-G Datasheet - Page 7

no-image

CAT24C512YI-G

Manufacturer Part Number
CAT24C512YI-G
Description
EEPROM 512KB I2C SER EEPROM
Manufacturer
ON Semiconductor
Datasheet

Specifications of CAT24C512YI-G

Rohs
yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT24C512YI-GT3
Manufacturer:
ON Semiconductor
Quantity:
428
Part Number:
CAT24C512YI-GT3
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
CAT24C512YI-GT3
0
Company:
Part Number:
CAT24C512YI-GT3
Quantity:
5 000
WRITE OPERATIONS
Byte Write
by Slave address, two byte address and data to be written
(Figure 6). The Slave acknowledges all 4 bytes, and the
Master then follows up with a STOP, which in turn starts the
internal Write operation (Figure 7). During internal Write,
the Slave will not acknowledge any Read or Write request
from the Master.
Page Write
in 512 pages of 128 bytes each. A two byte address word,
following the Slave address, points to the first byte to be
written. The most significant 9 bits (A
page and the last 7 bits identify the byte within the page. Up
to 128 bytes can be written in one Write cycle (Figure 8).
incremented after each data byte is loaded. If the Master
transmits more than 128 data bytes, then earlier bytes will be
overwritten by later bytes in a ‘wrap−around’ fashion
(within the selected page). The internal Write cycle starts
immediately following the STOP.
In Byte Write mode the Master sends a START, followed
The CAT24C512 contains 65,536 bytes of data, arranged
The internal byte address counter is automatically
15
to A
7
) identify the
http://onsemi.com
7
Acknowledge Polling
CAT24C512 is busy writing or is ready to accept commands.
Polling is implemented by interrogating the device with a
‘Selective Read’ command (see READ OPERATIONS).
as long as internal Write is in progress.
Hardware Write Protection
protected against Write operations. If the WP pin is left
floating or is grounded, it has no impact on the operation of
the CAT24C512. The state of the WP pin is strobed on the
last falling edge of SCL immediately preceding the first data
byte (Figure 9). If the WP pin is HIGH during the strobe
interval, the CAT24C512 will not acknowledge the data byte
and the Write request will be rejected.
Delivery State
Acknowledge polling can be used to determine if the
The CAT24C512 will not acknowledge the Slave address,
With the WP pin held HIGH, the entire memory is
The CAT24C512 is shipped erased, i.e., all bytes are FFh.

Related parts for CAT24C512YI-G