GTL2002D/G-T NXP Semiconductors, GTL2002D/G-T Datasheet - Page 5

IC XLATR 2BIT BI-DIREC OD 8-SOIC

GTL2002D/G-T

Manufacturer Part Number
GTL2002D/G-T
Description
IC XLATR 2BIT BI-DIREC OD 8-SOIC
Manufacturer
NXP Semiconductors
Datasheet

Specifications of GTL2002D/G-T

Logic Function
Translator, Bidirectional
Number Of Bits
2
Input Type
Voltage
Output Type
Voltage
Number Of Channels
2
Number Of Outputs/channel
1
Differential - Input:output
No/No
Propagation Delay (max)
1.5ns
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Supply Voltage
3 V ~ 3.6 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Rate
-
Other names
568-1871-1
NXP Semiconductors
8. Application design-in information
GTL2002_7
Product data sheet
8.1 Bidirectional translation
For the bidirectional clamping configuration, higher voltage to lower voltage or lower
voltage to higher voltage, the GREF input must be connected to DREF and both pins
pulled to HIGH side V
DREF is recommended. The processor output can be totem pole or open-drain (pull-up
resistors may be required) and the chip set output can be totem pole or open-drain
(pull-up resistors are required to pull the Dn outputs to V
totem pole, data must be unidirectional or the outputs must be 3-stateable and the outputs
must be controlled by some direction control mechanism to prevent HIGH-to-LOW
contentions in either direction. If both outputs are open-drain, no direction control is
needed. The opposite side of the reference transistor (SREF) is connected to the
processor core power supply voltage. When DREF is connected through a 200 k resistor
to a 3.3 V to 5.5 V V
of each Sn has a maximum output voltage equal to SREF and the output of each Dn has
a maximum output voltage equal to V
Fig 6.
1.8 V
1.5 V
1.2 V
1.0 V
Typical bidirectional voltage translation.
Bidirectional translation to multiple higher voltage levels such as an I
application
V
CORE
CPU I/O
CC
CC
supply and SREF is set between 1.0 V to (V
Rev. 07 — 2 July 2009
through a pull-up resistor (typically 200 k ). A filter capacitor on
CC
GND
SREF
S1
S2
S3
S4
S5
Sn
.
increase bit size
by using 10-bit GTL2010
or 22-bit GTL2000
GREF
DREF
2-bit bidirectional low voltage translator
D1
D2
D3
D4
D5
Dn
200 k
CC
). However, if either output is
CC
CHIPSET I/O
CHIPSET I/O
GTL2002
© NXP B.V. 2009. All rights reserved.
1.5 V), the output
V
V
CC
CC
002aac060
5 V
totem pole or
open-drain I/O
3.3 V
2
C-bus
5 of 22

Related parts for GTL2002D/G-T