MAX3890ECB-D Maxim Integrated, MAX3890ECB-D Datasheet - Page 5

no-image

MAX3890ECB-D

Manufacturer Part Number
MAX3890ECB-D
Description
Serializers & Deserializers - Serdes 3.3V 2.5Gbps SDH/ SONET 16
Manufacturer
Maxim Integrated
Datasheet
40, 42, 44, 46, 50, 52
41, 43, 45, 47, 51, 53
1, 17, 33, 48, 49, 63
18, 20, 22, 24, 26,
28, 30, 34, 36, 38,
19, 21, 23, 25, 27,
29, 31, 35, 37, 39,
14, 32, 56, 60, 64
2, 5, 7, 10, 13,
PIN
EP
11
12
15
16
54
55
57
58
59
61
62
3
4
6
8
9
+3.3V, 2.5Gbps, SDH/SONET 16:1 Serializer
_______________________________________________________________________________________
with Clock Synthesis and LVDS Inputs
PDI15+ to
PDI15- to
SCLKO+
PCLKO+
Exposed
CLKSET
SCLKO-
PCLKO-
PCLKI+
SLBO+
RCLK+
PCLKI-
NAME
SLBO-
RCLK-
SDO+
PDI0+
SDO-
PDI0-
GND
FIL+
SOS
V
Pad
FIL-
CC
Ground
+3.3V Supply Voltage
System Loopback Inverting Output. Enabled when SOS is high.
System Loopback Noninverting Output. Enabled when SOS is high.
System Loopback Output Select. System loopback disabled when low.
Inverting PECL Serial Clock Output
Noninverting PECL Serial Clock Output
Inverting PECL Serial-Data Output
Noninverting PECL Serial-Data Output
Noninverting LVDS Parallel Clock Input. Connect the incoming parallel-clock signal to the
PCLKI inputs. Note that data is updated on the positive transition of the PCLKI signal.
Inverting LVDS Parallel Clock Input. Connect the incoming parallel-clock signal to the PCLKI
inputs. Note that data is updated on the positive transition of the PCLKI signal.
Noninverting LVDS Parallel Data Inputs. Data is clocked on the PCLKI positive transition.
Inverting LVDS Parallel Data Inputs. Data is clocked on the PCLKI positive transition.
Noninverting LVDS Parallel Clock Output. Use positive transition of PCLKO to clock the
overhead management circuit.
Inverting LVDS Parallel Clock Output. Use positive transition of PCLKO to clock the over-
head management circuit.
Noninverting LVDS Reference Clock Input. Connect an LVDS-compatible crystal refer-
ence clock to the RCLK inputs.
Inverting LVDS Reference Clock Input. Connect an LVDS-compatible crystal reference
clock to the RCLK inputs.
Reference Clock Rate Programming Pin:
CLKSET = V
CLKSET = Open: Reference Clock Rate = 77.76MHz
CLKSET = 20kΩ to GND: Reference Clock Rate = 51.84MHz
CLKSET = GND: Reference Clock Rate = 38.88MHz
Filter Capacitor Input. Connect a 330nF capacitor between FIL+ and FIL-.
Filter Capacitor Input. Connect a 330nF capacitor between FIL+ and FIL-.
Ground. This must be soldered to a circuit board for proper thermal performance (see
Package Information).
CC
: Reference Clock Rate = 155.52MHz
FUNCTION
Pin Description
5

Related parts for MAX3890ECB-D