DS21Q41BT+ Maxim Integrated, DS21Q41BT+ Datasheet - Page 19

no-image

DS21Q41BT+

Manufacturer Part Number
DS21Q41BT+
Description
Network Controller & Processor ICs
Manufacturer
Maxim Integrated
Datasheet

Specifications of DS21Q41BT+

Product
Framer
Number Of Transceivers
4
Data Rate
2.048 Mbps
Supply Current (max)
30 mA
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
TQFP-128
Minimum Operating Temperature
0 C
Operating Supply Voltage
5 V
Supply Voltage - Max
5.5 V
Supply Voltage - Min
4.5 V
Part # Aliases
90-21Q41+BT0
FRAMER LOOPBACK
When CCR1.0 is set to a 1, the DS21Q41B will enter a Framer LoopBack (FLB) mode. This loopback is
useful in testing and debugging applications. In FLB, the DS21Q41B will loop data from the transmit
side back to the receive side. When FLB is enabled, the following will occur:
1. An unframed all 1s code will be transmitted at TPOS and TNEG.
2. Data at RPOS and RNEG will be ignored.
3. All receive side signals will take on timing synchronous with TCLK instead of RCLK.
CCR2: COMMON CONTROL REGISTER 2 (Address=38 Hex)
(MSB)
TFM
SYMBOL
TSLC96
RSLC96
TB8ZS
RB8ZS
RFDL
TFDL
RFM
TFM
TB8ZS
POSITION
CCR2.7
CCR2.6
CCR2.5
CCR2.4
CCR2.3
CCR2.2
CCR2.1
CCR2.0
TSLC96
NAME AND DESCRIPTION
Transmit Frame Mode Select.
0=D4 framing mode
1=ESF framing mode
Transmit B8ZS Enable.
0=B8ZS disabled
1=B8ZS enabled
Transmit SLC-96/Fs Bit Insertion Enable.
0=SLC-96 disabled
1=SLC-96 enabled
Transmit 0 Stuffer Enable.
0=0 stuffer disabled
1=0 stuffer enabled
Receive Frame Mode Select.
0=D4 framing mode
1=ESF framing mode
Receive B8ZS Enable.
0=B8ZS disabled
1=B8ZS enabled
Receive SLC-96 Enable.
0=SLC-96 disabled
1=SLC-96 enabled
Receive 0 Destuffer Enable.
0=0 destuffer disabled
1=0 destuffer enabled
TFDL
19 of 61
RFM
RB8ZS
RSLC96
RFDL
DS21Q41B
(LSB)

Related parts for DS21Q41BT+