AT24HC02B-TH-B Atmel, AT24HC02B-TH-B Datasheet - Page 9

IC EEPROM 2KBIT 1MHZ 8TSSOP

AT24HC02B-TH-B

Manufacturer Part Number
AT24HC02B-TH-B
Description
IC EEPROM 2KBIT 1MHZ 8TSSOP
Manufacturer
Atmel
Datasheets

Specifications of AT24HC02B-TH-B

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
2K (256 x 8)
Speed
400kHz, 1MHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-TSSOP
Organization
256 K x 8
Interface Type
2-Wire
Maximum Clock Frequency
0.4 MHz
Access Time
900 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.8 V
Maximum Operating Current
3 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
1.8 V, 5.5 V
Capacitance, Input
6 pF
Capacitance, Output
8 pF
Current, Input, Leakage
0.1 μA
Current, Operating
0.4 mA (Read), 2 mA (Write)
Current, Output, Leakage
0.05
Data Retention
100 yrs.
Density
2K
Package Type
TSSOP
Temperature, Operating
-40 to +85 °C
Time, Access
0.55 μs
Time, Fall
300 ns
Time, Rise
0.3 μs
Voltage, Input, High
2.3 to 6 V
Voltage, Input, Low
0.54 to 1.65 V
Voltage, Output, Low
0.2 V
Voltage, Supply
1.8 to 5.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
AT24HC02B-10TU-1.8
AT24HC02B-10TU-1.8
7. Write Operations
Figure 7-2.
5134E–SEEPR–3/08
SDA LINE
Page Write
R
S
T
A
T
M
S
B
ADDRESS
DEVICE
BYTE WRITE: A write operation requires an 8-bit data word address following the device
address word and acknowledgement. Upon receipt of this address, the EEPROM will again
respond with a “0” and then clock in the first 8-bit data word. Following receipt of the 8-bit data
word, the EEPROM will output a “0” and the addressing device, such as a microcontroller, must
terminate the write sequence with a stop condition. At this time, the EEPROM enters an inter-
nally-timed write cycle, t
cycle, and the EEPROM will not respond until the write is complete, see
Figure 7-1.
PAGE WRITE: The 2K EEPROM is capable of an 8-byte page write.
A page write is initiated the same as a byte write, but the microcontroller does not send a stop
condition after the first data word is clocked in. Instead, after the EEPROM acknowledges
receipt of the first data word, the microcontroller can transmit up to seven (2K) more data words.
The EEPROM will respond with a “0” after each data word received. The microcontroller must
terminate the page write sequence with a stop condition, see
The data word address lower three (2K) bits are internally incremented following the receipt of
each data word. The higher data word address bits are not incremented, retaining the memory
page row location. When the word address, internally generated, reaches the page boundary,
the following byte is placed at the beginning of the same page. If more than eight (2K) data
words are transmitted to the EEPROM, the data word address will “roll over” and previous data
will be overwritten.
ACKNOWLEDGE POLLING: Once the internally-timed write cycle has started and the
EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a
start condition followed by the device address word. The read/write bit is representative of the
operation desired. Only if the internal write cycle has completed will the EEPROM respond with
a “0” allowing the read or write sequence to continue.
W
W
R
E
R
T
I
/
SDA LINE
A
C
K
WORD ADDRESS (n)
Byte Write
R
S
T
A
T
M
S
B
WR
, to the nonvolatile memory. All inputs are disabled during this write
ADDRESS
DEVICE
A
C
K
DATA (n)
W
W
R
T
E
R
I
/
C
A
K
WORD ADDRESS
C
A
K
DATA (n + 1)
Figure
A
C
K
7-2.
DATA
A
C
K
Figure 7-1 on page
AT24HC02B
DATA (n + x)
A
C
K
O
S
T
P
A
C
K
9.
O
S
T
P
9

Related parts for AT24HC02B-TH-B