IS42S32160B-75TL-TR ISSI, Integrated Silicon Solution Inc, IS42S32160B-75TL-TR Datasheet

no-image

IS42S32160B-75TL-TR

Manufacturer Part Number
IS42S32160B-75TL-TR
Description
IC SDRAM 512MBIT 133MHZ 86TSOP
Manufacturer
ISSI, Integrated Silicon Solution Inc
Type
SDRAMr
Datasheet

Specifications of IS42S32160B-75TL-TR

Format - Memory
RAM
Memory Type
SDRAM
Memory Size
512M (16M x 32)
Speed
133MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
86-TSOPII
Organization
16Mx32
Density
512Mb
Address Bus
15b
Access Time (max)
5.4ns
Maximum Clock Rate
133MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
125mA
Pin Count
86
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
IS42S32160B
4M Words x 32 Bits x 4 Banks
512Mb SDR Synchronous DRAM
FEATURES
OPTIONS
ADDRESS TABLE
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the lat-
est version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com
Rev. 00C
03/27/08
Parameter
Configuration
Bank Address Pins
Autoprecharge Pins
Row Addresses
Column Addresses
Refresh Count
Concurrent auto precharge
Clock rate:143, 133 MHz
Fully synchronous operation
Internal pipelined architecture
Four internal banks (4M x 32bit x 4bank)
Programmable Mode
CAS#Latency:2 or 3
Burst Length:1,2,4,8,or full page
Burst Type: interleaved or linear burst
Burst stop function
Individual byte controlled by DQM0-3
Auto Refresh and Self Refresh
8K refresh cycles/64ms (15.6μs/row)
Single +3.3V ± 0.3V power supply
Interface: LVTTL
Die revision: B
Configuration(s): 16Mx32
Packages:
86-pin TSOP-II, 0.5mm pin pitch
90-Ball BGA [11x13mm] Ball pitch 0.8mm, ball
size 0.45mm
Lead-free package is available
Temperature Range:
Commercial (0
Industrial (-40
o
C to +85
o
C to +70
o
C)
o
C)
16Mx32
4M x 32 x 4 banks
BA0, BA1
A10/AP
A0 – A12
A0 – A8
8192 / 64ms
DESCRIPTION:
The ISSI IS42S32160B is a high-speed CMOS
configured as a quad 4M x 32 DRAM with a
synchronous interface (all signals are registered on the
positive edge of the clock signal, CLK).
Each of the 4M x 32 bit banks is organized as 8192
rows by 512 columns by 32 bits. Read and write
accesses start at a selected locations in a programmed
sequence. Accesses begin with the registration of a
BankActive command which is then followed by a Read
or Write command.
The ISSI IS42S32160B provides for programmable
Read or Write burst lengths of 1,2,4,8,or full page,
with a burst termination operation. An auto precharge
function may be enable to provide a self-timed row
precharge that is initiated at the end of the burst
sequence. The refresh functions, either Auto or
Self Refresh are easy to use.
By having a programmable mode register, the system
can choose the most suitable modes to maximize its
performance.
These devices are well suited for applications requiring
high memory bandwidth.
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
Clk Frequency
Access Time from Clock
CAS Latency = 2
CAS Latency = 3
CAS Latency = 2
CAS Latency = 3
CAS Latency = 2
CAS Latency = 3
PRELIMINARY INFORMATION
APRIL 2008
133
143
7.5
5.4
5.4
-7
7
100
133
-75
7.5
5.4
5.4
10
MHz
MHz
Unit
ns
ns
ns
ns
1

Related parts for IS42S32160B-75TL-TR

IS42S32160B-75TL-TR Summary of contents

Page 1

... Rev. 00C 03/27/08 PRELIMINARY INFORMATION APRIL 2008 DESCRIPTION: The ISSI IS42S32160B is a high-speed CMOS configured as a quad DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the bit banks is organized as 8192 rows by 512 columns by 32 bits. Read and write accesses start at a selected locations in a programmed sequence ...

Page 2

... IS42S32160B FUNCTIONAL BLOCK DIAGRAM 16 Meg x 32 SDRAM CLK COMMAND COLUMN Sense Sense Col um n Column Decoder 8192 X 512 Integrated Silicon Solution, Inc. — www.issi.com ( Amplifier Amplifier Decoder CELL ARRAY (BANK #2) Sense Amplifier Sense Amplifier 8192 X 512 X 32 CELL ARRAY (BANK #3) Column Decoder Rev ...

Page 3

... IS42S32160B Table 1.Pin Details Symbol Type Description CLK Input Clock:CLK is driven by the system clock.All SDRAM input signals are sampled on the positive edge of CLK.CLK also increments the internal burst counter and controls the output registers. CKE Input Clock Enable:CKE activates(HIGH)and deactivates(LOW)the CLK signal.If CKE goes low syn- ...

Page 4

... IS42S32160B PIN CONFIGURATIONS 86 pin TSOP - Type II for x32 V DD DQ0 V DD DQ1 DQ2 V SS DQ3 DQ4 V DD DQ5 DQ6 V SS DQ7 DQM0 WE CAS RAS CS A11 BS0 BS1 A10 DQM2 DQ16 V SS DQ17 DQ18 V DD DQ19 DQ20 V SS DQ21 DQ22 V DD DQ23 ...

Page 5

... IS42S32160B PIN CONFIGURATION PACKAGE CODE BALL FBGA (Top View) (11. 13.00 mm Body, 0.8 mm Ball Pitch PIN DESCRIPTIONS A0-A10 Row Address Input A0-A7 Column Address Input BA0, BA1 Bank Select Address DQ0 to DQ31 Data I/O CLK System Clock Input CKE Clock Enable Chip Select ...

Page 6

... IS42S32160B Operation Mode Fully synchronous operations are performed to latch the commands at the positive edges of CLK. Truth Table (Note (1),(2)) Command State BankActivate Idle (3) BankPrecharge Any PrechargeAll Any Write Active (3) Write and Auto Precharge Active (3) Read Active (3) Read and Autoprecharge Active (3) Mode Register ...

Page 7

... IS42S32160B I Commands 1 BankActivate (RAS#=”L”,CAS#=”H”,WE#=”H”,BS =Bank,A0-A12 =Row Address) The BankActivate command activates the idle bank designated by the BS0,1 (Bank Select) signal.By latching the row address A12 at the time of this command,the selected row access is initiated.The read or write operation in the same bank can occur after a time delay of tRCD(min ...

Page 8

... IS42S32160B 3 PrechargeAll command (RAS#=”L”,CAS#=”H”,WE#=”L”,BS =Don t care,A10 =”H”) The Precharge All command precharges all the four banks simultaneously and can be issued even if all banks are not in the active state. All banks are then switched to the idle state. ...

Page 9

... IS42S32160B T0 T1 CLK COMMAND READ A NOP CAS# latency=2 t CK2 , DQ s CAS# latency=3 t CK3 , DQ's Burst Read Operation(Burst Length =4,CAS#Latency =2,3) The read data appears on the DQs subject to the values on the DQM inputs two clocks earlier (i.e.DQM latency is two clocks for output buffers). A read burst without the auto precharge function may be interrupted by a subsequent Read or Write command to the same bank or the other active bank before the end of the burst length ...

Page 10

... IS42S32160B T0 CLK COMMAND NOP READ A DQ’s : "H" or "L" Read to Write Interval (Burst Length = 4,CAS#Latency =3) T0 CLK DQM COMMAND NOP CAS# latency=2 tCK2, DQs : "H" or "L" Read to Write Interval (Burst Length = 4,CAS#Latency =2) T0 CLK DQM COMMAND NOP CAS# latency=2 t CK2 , DQ’s tCK2, DQs : " ...

Page 11

... B IS42S32160B T0 T1 CLK Bank, ADDRESS Col A COMMAND READ A NOP CAS# latency=2 t CK2 , DQ's CAS# latency=3 t CK3 , DQ's Read to Precharge (CAS#Latency =2,3) 5 Write command (RAS#=”H”,CAS#=”L”,WE#=”L”,BS =Bank,A10 =”L”,A0-A8 =Column Address) The Write command is used to write a burst of data on consecutive clock cycles from an active row in an active bank ...

Page 12

... IS42S32160B T0 T1 CLK WRITEA COMMAND NOP 1 Clk Interval DIN A 0 DQ’s Write Interrupted by a Write (Burst Length =4,CAS#Latency =2,3) The Read command that interrupts a write burst without auto precharge function should be issued one cycle after the clock edge in which the last data-in element is registered.In order to avoid data contention,input data must be removed from the DQs at least one clock cycle before the first read data appears on the outputs (refer to the following figure) ...

Page 13

... IS42S32160B 6 Concurrent Auto Precharge An access command (READ or WRITE) to another bank while an access command with auto precharge enabled is executing is not allowed by SDRAMs, unless the SDRAM supports CONCURRENT AUTO PRECHARGE. ICSI SDRAMs support CONCURRENT AUTO PRECHARGE. Four cases where CONCURRENT AUTO PRECHARGE occurs are defined below. ...

Page 14

... IS42S32160B WRITE with Auto Precharge · Interrupted by a READ (with or without auto precharge): A READ to bank m will interrupt a WRITE on bank n when registered, with the data-out ap- pearing CAS latency later. The PRECHARGE to bank n will begin after met, where t WR begins when the READ to bank m is registered. The last valid WRITE to bank n will be data-in registered one clock prior to the READ to bank m ...

Page 15

... IS42S32160B 7 Mode Register Set command (RAS#=”L”,CAS#=”L”,WE#=”L”,BS0,1 and A12-A0 =Register Data) The mode register stores the data for controlling the various operating modes of SDRAM.The Mode Register Set command programs the values of CAS#latency,Addressing Mode and Burst Length in the Mode register to make SDRAM useful for a variety of different applications.The default values of the Mode Register after power-up are undefined ...

Page 16

... I IS42S32160B T0 T1 CLK t CK2 CKE CS# RAS# CAS# WE# ADDR. DQM Hi-Z DQ Precharge All The mode register is divided into various fields depending on functionality. Address BS0,1 A12-A10 Function RFU* *Note:RFU (Reserved for future use)should stay 0 during MRS cycle. Burst Length Field (A2~A0 This field specifies the data length of column access using the A2~A0 pins and selects the Burst Length 4,8,or full page ...

Page 17

... IS42S32160B • Burst Type Field (A3) The Burst Type can be one of two modes,Interleave Mode or Sequential Mode. A3 Burst Type 0 Sequential 1 Interleave —Addressing Sequence of Sequential Mode An internal column address is performed by increasing the address from the column address which is input to the device.The internal column address is varied by the Burst Length as shown in the following table.When the value of column address,(n +m),in the table is larger than 255,only the least significant 8 bits are effective ...

Page 18

... I IS42S32160B • Test Mode field (A8~A7) These two bits are used to enter the test mode and must be programmed to “00”in normal operation • Write Burst Length (A9) This bit is used to select the burst write length. A9 Write Burst Length 0 Burst 1 Single Bit 8 No-Operation command (RAS#=” ...

Page 19

... IS42S32160B 10 Device Deselect command (CS#=”H”) The Device Deselect command disables the command decoder so that the RAS#,CAS#,WE# and Address inputs are ignored,regardless of whether the CLK is enabled.This command is similar to the No Operation command. 11 AutoRefresh command (RAS#=”L”,CAS#=”L”,WE#=”H”,CKE =”H”) The AutoRefresh command is used during normal operation of the SDRAM and is analogous to CAS#-before- RAS#(CBR)Refresh in conventional DRAMs ...

Page 20

... I IS42S32160B ABSOLUTE MAXIMUM RATINGS Symbol Parameters V Supply Voltage (with respect Supply Voltage for Output (with respect to V DDQ V Input Voltage (with respect Output Voltage O I Short circuit output current O P Power Dissipation ( D T Operating Temperature OPT T Storage Temperature STG Notes: 1. Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification ...

Page 21

... IS42S32160B D.C. Electrical Characteristics (Recommended Operating Conditions) Description/Test condition Operating Current t t (min), Outputs Open, Input RC RC signal one transition per one cycle Precharge Standby Current in power down mode t = 15ns, CKE V (max Precharge Standby Current in power down mode CKE V (max Precharge Standby Current in non-power down mode ...

Page 22

... IS42S32160B E AC Electrical Characteristics (Recommended Operating Conditions) Symbol A.C. Parameter t Row cycle time RC (same bank) t Row activate to row activate delay RRD (different banks) t RAS# to CAS# delay RCD (same bank) t Precharge to refresh/row activate command RP (same bank) t Row activate to precharge time RAS (same bank) ...

Page 23

... IS42S32160B (N otes Continued) 6. A.C. Test Conditions LVTTL Interface Reference Level of Output Signals Output Load Input Signal Levels Transition Time (Rise and Fall)of Input Signals Reference Level of Input Signals Z0= 50Ω Output LVTTL A.C. Test Load 7. Transition times are measured between VIH and VIL.Transition(rise and fall)of input signals are in a fixed slope (1 ns) ...

Page 24

... IS42S32160B I Timing Waveforms AC Parameters for Write Timing (Burst Length=4,CAS#Latency= CLK CK2 CKE CS# RAS# CAS# WE# BS0 ADDR. RBx DQM t RCD Hi-Z DQ Activate Command Auto Precharge Bank T10 T11 T12 Begin Auto Precharge Begin Auto Precharge Bank A Bank RBx CAx CBx RAy CAy ...

Page 25

... IS42S32160B AC Parameters for Read Timing (Burst Length=2,CAS#Latency= CLK CK2 CL CH CKE CS# RAS# CAS# WE# BS0,1 t RAx t IS RAx DQM t Hi-Z RCD DQ Activate Command Bank A Integrated Silicon Solution, Inc. — www.issi.com Rev. 00C 03/27/ Begin AutoPrecharge RBx CBx CAx RBx t RRD t RAS t RC ...

Page 26

... IS42S32160B Auto Refresh (CBR)(Burst Length=4,CAS#Latency= CLK t CK2 CKE CS# RAS# CAS# WE# BS0,1 A10 A0-A9 A11, A12 t DQM Precharge All Auto Refresh Command Command T10 T11 T12 T13 T14 Auto Refresh Activate Command Command Bank A Integrated Silicon Solution, Inc. — www.issi.com T15 T16 T17 T18 T19 ...

Page 27

... IS42S32160B Power on Sequene and Auto Refresh (CBR CLK High level CKE is required CS RAS CAS WE BS0, 1 A10 ADD DQM High Level is Necessary t RP Hi-Z DQ Precharge 1st Auto Command Refresh Inputs All Banks Command must be stable for 200us Integrated Silicon Solution, Inc. — www.issi.com Rev ...

Page 28

... I IS42S32160B Self Refresh Entry &Exit Cycle CLK *Note 2 *Note 1 CKE t IS CS# RAS# *Note 8 CAS# BS0,1 ADD WE# DQM Hi-Z DQ SelfRefresh Enter Note:To Enter SelfRefresh Mode 1. CS#,RAS#&CAS#with CKE should be low at the same clock cycle. 2. After 1 clock cycle,all the inputs including the system clock can be don ’t care except for CKE. ...

Page 29

... IS42S32160B Clock Suspension During Burst Read (Using CKE) (Burst Length=4,CAS#Latency= CLK t CK2 CKE CS# RAS# CAS# WE# BS0,1 A10 RAx ADD RAx CAx DQM DQ Hi-Z Ax0 Activate Read Command Command Bank A Bank A Note:CKE to CLK disable/enable =1 clock Integrated Silicon Solution, Inc. — www.issi.com Rev. 00C ...

Page 30

... IS42S32160B I Clock Suspension During Burst Read (Using CKE) (Burst Length=4,CAS#Latency= CLK t CK3 CKE CS# RAS# CAS# WE# BS0,1 A10 RAx ADD CAx RAx DQM DQ Hi-Z Hi-Z Read Activate Command Command Bank A Bank A Note:CKE to CLK disable/enable =1 clock T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 ...

Page 31

... IS42S32160B Clock Suspension During Burst Write (Using CKE) (Burst Length=4,CAS#Latency= CLK t CK2 CKE CS# RAS# CAS# WE# BS0,1 A10 RAx ADD RAx CAx DQM Hi-Z DQ DAx0 Clock Suspend Activate 1 Cycle Command Bank A Write Command Note:CKE to CLK disable/enable =1 clock Bank A Integrated Silicon Solution, Inc. — www.issi.com Rev ...

Page 32

... IS42S32160B I Clock Suspension During Burst Write (Using CKE) (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 CKE CS# RAS# CAS# WE# BS0,1 A10 RAx ADD RAx CAx DQM DQ Hi-Z DAx0 Clock Suspend Activate 1 Cycle ...

Page 33

... IS42S32160B Power Down Mode and Clock Mask (Burst Length=4, CAS#Latency= CLK t CK2 t IS CKE CS# RAS# CAS# WE# BS0,1 RAx A10 ADD RAx DQM Hi-Z DQ ACTIVE STANDBY Activate Command Bank A Power Down Power Down Mode Entry Mode Exit Integrated Silicon Solution, Inc. — www.issi.com Rev ...

Page 34

... IS42S32160B Random Column Read (Page within same Bank) (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 CKE CS# RAS# CAS# WE# BA0,1 A10 RAw ADD CAw RAw DQM Hi-Z DQ Activate Read Command Command Bank A ...

Page 35

... IS42S32160B Random Column Read (Page within same Bank) (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 CKE CS# RAS# CAS# WE# BS0,1 A10 RAw ADD CAw RAw DQM Hi-Z DQ Activate Read Command Command Bank A Bank A Integrated Silicon Solution, Inc. — ...

Page 36

... IS42S32160B Random Column Write (Page within same Bank) (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 CKE CS# RAS# CAS# WE# BS0,1 RBw A10 ADD CBw RBw DQM Hi-Z DQ DBw0 DBw1 DBw2 DBw3 Write ...

Page 37

... IS42S32160B Random Column Write (Page within same Bank) (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T2 2 CLK t CK3 CKE CS# RAS# CAS# WE# BS0,1 A10 RBw ADD CBw RBw DQM Hi-Z DBw0 DQ Activate Write Command Command ...

Page 38

... IS42S32160B Random Row Read (Interleaving Banks) (Burst Length=8,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 High CKE CS# RAS# CAS# WE# BS0,1 RBx A10 RBx CBx ADD t t RCD AC3 DQM Hi-Z DQ Activate Read Command ...

Page 39

... IS42S32160B Random Row Write (Interleaving Banks) (Burst Length=8,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 CKE High CS# RAS# CAS# WE# BS0,1 A10 RAx ADD RAx CAx t RCD DQM Hi-Z DQ DAx0 DAx1 DAx2 DAx3 DAx4 DAx5 DAx6 DAx7 DBx0 DBx1 ...

Page 40

... IS42S32160B Random Row Write (Interleaving Banks) (Burst Length=8,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 High CKE CS# RAS# CAS# WE# BS0,1 A10 RAx RAx CAx ADD t RCD DQM Hi-Z DQ DAx0 DAx1 DAx2 DAx3 DAx4 DAx5 DAx6 DAx7 DBx0 DBx1 ...

Page 41

... IS42S32160B Read and Write Cycle (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 CKE CS# RAS# CAS# WE# BS0,1 A10 RAx ADD RAx CAx DQM Hi-Z DQ Read Activate Command Command Bank A Bank A Integrated Silicon Solution, Inc. — www.issi.com Rev ...

Page 42

... IS42S32160B Read and Write Cycle (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 CKE CS# RAS# CAS# WE# BS0,1 A10 RAx ADD RAx CAx DQM Hi-Z DQ Activate Read Command Command Bank A Bank A 42 CAy ...

Page 43

... IS42S32160B Interleaving Column Read Cycle (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 CKE CS# RAS# CAS# WE# BS0,1 RAx RAx A10 ADD RAx CAy RAx t t RCD AC2 DQM Hi-Z DQ Ax0 Read Activate ...

Page 44

... IS42S32160B Interleaved Column Read Cycle (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 CKE CS# RAS# CAS# WE# BS0,1 RAx A10 RAx ADD t RCD DQM DQ Hi-Z Activate Command Command Bank A Bank A 44 RBx CAx ...

Page 45

... IS42S32160B Interleaved Column Write Cycle (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 CKE CS# RAS# CAS# WE# BS0,1 RAx A10 RAx CAx ADD t RCD DQM t RRD Hi-Z DAx0 DAx1 DAx2 DAx3 DQ Write Activate ...

Page 46

... IS42S32160B Interleaved Column Write Cycle (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 CKE CS# RAS# CAS# WE# BS0,1 RAx A10 RAx CAx RBw ADD t RCD DQM t > t RRD RRD(min) Hi-Z DQ DAx0 DAx1 DAx2 DAx3 ...

Page 47

... IS42S32160B Auto Precharge after Read Burst (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 High CKE CS# RAS# CAS# WE# BS0,1 RAx RBx A10 RBx RAx CAx ADD DQM Hi-Z DQ Ax0 Activate Activate Read ...

Page 48

... IS42S32160B Auto Precharge after Read Burst (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 High CKE CS# RAS# CAS# WE# BS0,1 RAx RBx A10 CAx RAx RBx ADD DQM Hi-Z DQ Activate Activate Command Command ...

Page 49

... IS42S32160B Auto Precharge after Write Burst (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 High CKE CS# RAS# CAS# WE# BS0,1 RAx RBx A10 ADD CAx RAx RBx DQM Hi-Z DQ DAx0 DAx1 DAx2 DAx3 ...

Page 50

... IS42S32160B Auto Precharge after Write Burst (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 High CKE CS# RAS# CAS# WE# BS0,1 RBx RAx A9 ADD RAx RBx CAx DQM Hi-Z DAx0 DAx1 DAx2 DAx3 DQ Activate ...

Page 51

... IS42S32160B Full Page Read Cycle (Burst Length=Full Page,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 High CKE CS# RAS# CAS# WE# BS0,1 RBx RAx A10 ADD RAx CAx RBx DQM Hi Read Activate Activate Command Command ...

Page 52

... IS42S32160B Full Page Read Cycle (Burst Length=Full Page,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 High CKE CS# RAS# CAS# WE# BS0,1 RAx A10 ADD RAx CAx DQM DQ Hi-Z Activate Read Command Command Bank A Bank A ...

Page 53

... IS42S32160B Full Page Write Cycle (Burst Length=Full Page,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 High CKE CS# RAS# CAS# WE# BS0,1 RAx RBx A10 ADD RAx CAx RBx DQM Hi-Z DQ DAx DAx+1 DAx+2 DAx+3 DAx-1 ...

Page 54

... IS42S32160B Full Page Write Cycle (Burst Length=Full Page,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 CKE High CS# RAS# CAS# WE# BS0,1 RAx A10 RAx CAx ADD DQM Hi-Z DAx DAx+1 DAx+2 DAx+3 DAx-1 DAx ...

Page 55

... IS42S32160B Byte Write Operation (Burst Length=4,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 High CKE CS# RAS# CAS# WE# BS0,1 RAx A10 ADD RAx CAx DQM0 DQM1,2,3 DQ0 - DQ7 DQ8 - DQ15 Upper 3 Bytes Read Activate ...

Page 56

... IS42S32160B Full Page Random Column Read (Burst Length=Full Page,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T2 2 CLK t CK2 CKE CS# RAS# CAS# WE# BS0,1 A10 RAx RBx RAx RBx CAx CBx CAy ADD DQM t t RRD RCD ...

Page 57

... IS42S32160B Full Page Random Column Write (Burst Length=Full Page,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 CKE CS# RAS# CAS# WE# BS0,1 RAx RBx A10 ADD RAx RBx CAx CBx DQM t t RRD RCD DQ DAx0 DBx0 DAy0 DAy1 DBy0 DBy1 DAz0 DAz1 DAz2 DBz0 ...

Page 58

... IS42S32160B Precharge Termination of a Burst (Burst Length=8 or Full Page,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK2 CKE High CS# RAS# CAS# WE# BS0,1 RAx A10 RAx CAx ADD DQM DQ DAx0 DAx1 DAx2 DAx3 Write Activate ...

Page 59

... IS42S32160B Precharge Termination of a Burst (Burst Length=4,8 or Full Page,CAS#Latency= T10 T 11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22 CLK t CK3 High CKE CS# RAS# CAS# WE# BS0,1 RAx A10 RAx CAx ADD DQM DQ DAx0 DAx1 Write Activate Command Command ...

Page 60

... IS42S32160B-75T IS42S32160B-75TL IS42S32160B-75BL Industrial Range: - +85 o Frequency Speed Order Part No. (ns) 143 MHz 7 IS42S32160B-7TI IS42S32160B-7TLI IS42S32160B-7BLI 133 MHz 7.5 IS42S32160B-75TI IS42S32160B-75TLI IS42S32160B-75BLI Package 86-pin TSOP-II 86-pin TSOP-II, Lead-free 90-ball BGA (11x13mm), Lead-free 86-pin TSOP-II 86-pin TSOP-II, Lead-free 90-ball BGA (11x13mm), Lead-free ...

Page 61

... IS42S32160B Integrated Silicon Solution, Inc. — www.issi.com Rev. 00C 03/27/08 61 ...

Page 62

... IS42S32160B Plastic TSOP 54–Pin, 86-Pin Package Code: T (Type II Plastic TSOP (T - Type II) Millimeters Symbol Min Max Ref. Std. No. Leads ( — 1.20 A1 0.05 0.15 A2 — — b 0.30 0.45 C 0.12 0.21 D 22.02 22.42 E1 10.03 10.29 E 11.56 11.96 e 0.80 BSC L 0.40 0.60 L1 — — ZD 0.71 REF 0° ...

Related keywords