AT25DF041A-SSHF-B Atmel, AT25DF041A-SSHF-B Datasheet - Page 26

IC FLASH 4MBIT 50MHZ 8SOIC

AT25DF041A-SSHF-B

Manufacturer Part Number
AT25DF041A-SSHF-B
Description
IC FLASH 4MBIT 50MHZ 8SOIC
Manufacturer
Atmel
Datasheet

Specifications of AT25DF041A-SSHF-B

Format - Memory
FLASH
Memory Type
DataFLASH
Memory Size
4M (2048 pages x 256 bytes)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Architecture
Sectored
Interface Type
SPI Serial
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.3 V
Maximum Operating Current
12 mA
Mounting Style
SMD/SMT
Organization
8 KB x 2
Memory Configuration
2048 Pages X 256 Bytes
Clock Frequency
70MHz
Supply Voltage Range
2.3V To 3.6V
Memory Case Style
SOIC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
10.2
26
Write Status Register
AT25DF041A
The Write Status Register command is used to modify the SPRL bit of the Status Register
and/or to perform a Global Protect or Global Unprotect operation. Before the Write Status Regis-
ter command can be issued, the Write Enable command must have been previously issued to
set the WEL bit in the Status Register to a logical “1”.
To issue the Write Status Register command, the CS pin must first be asserted and the opcode
of 01h must be clocked into the device followed by one byte of data. The one byte of data con-
sists of the SPRL bit value, a don’t care bit, four data bits to denote whether a Global Protect or
Unprotect should be performed, and two additional don’t care bits (see
tional data bytes that are sent to the device will be ignored. When the CS pin is deasserted, the
SPRL bit in the Status Register will be modified, and the WEL bit in the Status Register will be
reset back to a logical “0”. The values of bits 5, 4, 3, and 2 and the state of the SPRL bit before
the Write Status Register command was executed (the prior state of the SPRL bit) will determine
whether or not a Global Protect or Global Unprotect will be perfomed. Please refer to the “Global
Protect/Unprotect” section on
The complete one byte of data must be clocked into the device before the CS pin is deasserted;
otherwise, the device will abort the operation, the state of the SPRL bit will not change, no
potential Global Protect or Unprotect will be performed, and the WEL bit in the Status Register
will be reset back to the logical “0” state.
If the WP pin is asserted, then the SPRL bit can only be set to a logical “1”. If an attempt is made
to reset the SPRL bit to a logical “0” while the WP pin is asserted, then the Write Status Register
command will be ignored, and the WEL bit in the Status Register will be reset back to the logical
“0” state. In order to reset the SPRL bit to a logical “0”, the WP pin must be deasserted.
Table 10-2.
Figure 10-2. Write Status Register
SPRL
Bit 7
Write Status Register Format
SCK
SO
CS
Bit 6
SI
X
Bit 5
page 18
HIGH-IMPEDANCE
MSB
0
0
0
1
0
2
OPCODE
Global Protect/Unprotect
for more details.
0
3
Bit 4
0
4
0
5
0
6
1
7
MSB
D
8
Bit 3
STATUS REGISTER IN
X
9
D
10 11
D
D
12
Bit 2
D
13
X
14 15
X
Table
Bit 1
X
10-2). Any addi-
3668D–DFLASH–9/08
Bit 0
X

Related parts for AT25DF041A-SSHF-B