M25P20-VMP6 NUMONYX, M25P20-VMP6 Datasheet - Page 14

no-image

M25P20-VMP6

Manufacturer Part Number
M25P20-VMP6
Description
IC FLASH 2MBIT 50MHZ 8VFQFPN
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M25P20-VMP6

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
2M (256K x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-VFQFN, 8-VFQFPN
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
497-3595

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P20-VMP6
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M25P20-VMP6
Manufacturer:
ST
0
Part Number:
M25P20-VMP6G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M25P20-VMP6G
Manufacturer:
ST
0
Part Number:
M25P20-VMP6G
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P20-VMP6GB
Manufacturer:
MICRON
Quantity:
5 600
Part Number:
M25P20-VMP6TG
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M25P20-VMP6TGB
Manufacturer:
PERICOM
Quantity:
7 600
Company:
Part Number:
M25P20-VMP6TGB
Quantity:
2 899
M25P20
Write Status Register (WRSR)
The Write Status Register (WRSR) instruction al-
lows new values to be written to the Status Regis-
ter. Before it can be accepted, a Write Enable
(WREN) instruction must previously have been ex-
ecuted. After the Write Enable (WREN) instruction
has been decoded and executed, the device sets
the Write Enable Latch (WEL).
The Write Status Register (WRSR) instruction is
entered by driving Chip Select (S) Low, followed
by the instruction code and the data byte on Serial
Data Input (D).
The instruction sequence is shown in
The Write Status Register (WRSR) instruction has
no effect on b6, b5, b4, b1 and b0 of the Status
Register. b6, b5 and b4 are always read as 0.
Chip Select (S) must be driven High after the
eighth bit of the data byte has been latched in. If
not, the Write Status Register (WRSR) instruction
is not executed. As soon as Chip Select (S) is driv-
en High, the self-timed Write Status Register cycle
Figure 11. Write Status Register (WRSR) Instruction Sequence
14/40
S
C
D
Q
0
1
High Impedance
2
Instruction
3
Figure
4
5
11..
6
7
MSB
7
8
6
(whose duration is t
Status Register cycle is in progress, the Status
Register may still be read to check the value of the
Write In Progress (WIP) bit. The Write In Progress
(WIP) bit is 1 during the self-timed Write Status
Register cycle, and is 0 when it is completed. At
some unspecified time before the cycle is complet-
ed, the Write Enable Latch (WEL) is reset.
The Write Status Register (WRSR) instruction al-
lows the user to change the values of the Block
Protect (BP1, BP0) bits, to define the size of the
area that is to be treated as read-only, as defined
in
struction also allows the user to set or reset the
Status Register Write Disable (SRWD) bit in ac-
cordance with the Write Protect (W) signal. The
Status Register Write Disable (SRWD) bit and
Write Protect (W) signal allow the device to be put
in the Hardware Protected Mode (HPM). The Write
Status Register (WRSR) instruction is not execut-
ed once the Hardware Protected Mode (HPM) is
entered.
9 10 11 12 13 14 15
Table
5
Register In
4
Status
3
2.. The Write Status Register (WRSR) in-
2
1
0
W
) is initiated. While the Write
AI02282D

Related parts for M25P20-VMP6