CY7C056V-12AXC Cypress Semiconductor Corp, CY7C056V-12AXC Datasheet - Page 10

IC SRAM 576KBIT 12NS 144LQFP

CY7C056V-12AXC

Manufacturer Part Number
CY7C056V-12AXC
Description
IC SRAM 576KBIT 12NS 144LQFP
Manufacturer
Cypress Semiconductor Corp
Datasheets

Specifications of CY7C056V-12AXC

Format - Memory
RAM
Memory Type
SRAM - Dual Port, Asynchronous
Memory Size
576K (16K x 36)
Speed
12ns
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
144-LQFP
Density
576Kb
Access Time (max)
12ns
Sync/async
Asynchronous
Architecture
Not Required
Clock Freq (max)
Not RequiredMHz
Operating Supply Voltage (typ)
3.3V
Address Bus
14b
Package Type
TQFP
Operating Temp Range
0C to 70C
Number Of Ports
2
Supply Current
385mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.465V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Word Size
36b
Number Of Words
16K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C056V-12AXC
Manufacturer:
CY
Quantity:
8
Part Number:
CY7C056V-12AXC
Manufacturer:
ON
Quantity:
6 393
Part Number:
CY7C056V-12AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Switching Characteristics
Document #: 38-06055 Rev. *E
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
Notes
RC
AA
OHA
ACE
DOE
LZOE
HZOE
LZCE
HZCE
LZBE
HZBE
PU
PD
ABE
WC
SCE
AW
HA
SA
PWE
SD
HD
HZWE
LZWE
WDD
DDD
BLA
BHA
BLC
13. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I
14. CE is LOW when CE
15. To access RAM, CE = L and SEM = H. To access semaphore, CE = H and SEM = L. Either condition must be valid for the entire t
16. At any given temperature and voltage condition for any given device, t
17. Test conditions used are Load 2.
18. This parameter is guaranteed by design, but it is not production tested. For information on port-to-port delay through RAM cells from writing port to reading port, refer
19. For information on port-to-port delay through RAM cells from writing port to reading port, refer to Read Timing with Busy waveform.
20. Test conditions used are Load 1.
Read Cycle
Write Cycle
Busy Timing
[14, 18]
[14, 18]
[15]
Parameter
and 10-pF load capacitance.
to Read Timing with Busy waveform.
[15]
[14, 15]
[14, 15]
[19]
[19]
[14, 13, 17, 18]
[14, 16, 17, 18]
[14, 16, 17, 18]
[14, 16, 17, 18]
[17, 18]
[17, 18]
[20]
Read cycle time
Address to data valid
Output hold from address change
CE LOW to data valid
OE LOW to data valid
OE Low to low Z
OE HIGH to High Z
CE LOW to Low Z
CE HIGH to High Z
Byte Enable to Low Z
Byte Enable to High Z
CE LOW to power-up
CE HIGH to power-down
Byte Enable access time
Write cycle time
CE LOW to write end
Address valid to write end
Address hold from write end
Address set-up to write start
Write pulse width
Data set-up to write end
Data hold from write end
R/W LOW to High Z
R/W HIGH to Low Z
Write pulse to data delay
Write data valid to read data valid
BUSY LOW from address match
BUSY HIGH from address mismatch
BUSY LOW from CE LOW
0
 V
IL
and CE
1
V
Description
IH
Over the Operating Range
HZCE
is less than t
[13]
Min
12
12
10
10
10
10
3
3
0
0
0
0
3
0
3
LZCE
-12
and t
Max
HZOE
12
12
10
10
10
12
12
10
25
20
12
12
12
8
CY7C056V
CY7C057V
is less than t
Min
15
15
12
12
12
10
LZOE
3
0
3
3
0
0
0
0
3
.
-15
SCE
Max
15
15
10
10
10
10
15
15
25
15
15
15
time.
CY7C056V
CY7C057V
Page 10 of 26
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
OI
/I
OH
[+] Feedback

Related parts for CY7C056V-12AXC