DP8422AV-25 National Semiconductor, DP8422AV-25 Datasheet - Page 16

IC CTRLR/DVR CMOS PROGRAM 84PLCC

DP8422AV-25

Manufacturer Part Number
DP8422AV-25
Description
IC CTRLR/DVR CMOS PROGRAM 84PLCC
Manufacturer
National Semiconductor
Datasheet

Specifications of DP8422AV-25

Controller Type
Dynamic RAM (DRAM)
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Package / Case
84-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
*DP8422AV-25

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DP8422AV-25
Manufacturer:
NDK
Quantity:
3
Part Number:
DP8422AV-25
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
DP8422AV-25
Manufacturer:
XILINX
0
Part Number:
DP8422AV-25
Manufacturer:
NS/国半
Quantity:
20 000
4 0 Port A Access Modes
4 4 READ-MODIFY-WRITE CYCLES WITH EITHER ACCESS MODE
There are 2 methods by which this chip can be used to do
read-modify-write access cycles The first method involves
doing a late write access where the WIN input is asserted
some delay after CAS is asserted The second method in-
volves doing a page mode read access followed by a page
mode write access with RAS held low (see Figure 9c )
CASn must be toggled using the ECASn inputs and WIN has
to be changed from negated to asserted (read to write)
while CAS is negated This method is better than changing
There may be idle states inserted here by the CPU
FIGURE 9c Read-Modify-Write Access Cycle
(Continued)
16
WIN from negated to asserted in a late write access be-
cause here a problem may arise with DATA IN and DATA
OUT being valid at the same time This may result in a data
line trying to drive two different levels simultaneously The
page mode method of a read-modify-write access allows
the user to have transceivers in the system because the
data in (read data) is guaranteed to be high impedance dur-
ing the time the data out (write data) is valid
TL F 8588– G2

Related parts for DP8422AV-25