CS5463-ISZ Cirrus Logic Inc, CS5463-ISZ Datasheet - Page 26

IC ENERGY METERING 1PHASE 24SSOP

CS5463-ISZ

Manufacturer Part Number
CS5463-ISZ
Description
IC ENERGY METERING 1PHASE 24SSOP
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS5463-ISZ

Package / Case
24-SSOP
Input Impedance
30 KOhm
Measurement Error
0.1%
Voltage - I/o High
0.8V
Voltage - I/o Low
0.2V
Current - Supply
2.9mA
Voltage - Supply
4.75 V ~ 5.25 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Meter Type
Single Phase
Output Voltage Range
2.4 V to 2.6 V
Input Voltage Range
2.4 V to 2.6 V
Input Current
25 nA
Power Dissipation
500 mW
Operating Temperature Range
- 40 C to + 85 C
Mounting Style
SMD/SMT
Input Voltage
5.25V
No. Of Outputs
3
Power Dissipation Pd
500mW
Supply Voltage Range
3.3V To 5V
No. Of Pins
24
Filter Terminals
SMD
Supply Voltage Min
3.3V
Rohs Compliant
Yes
Frequency
20GHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1553 - BOARD EVAL & SOFTWARE CS5463 ADC
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1096-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS5463-ISZ
Manufacturer:
CIRRUS
Quantity:
39
Part Number:
CS5463-ISZ
Manufacturer:
CS
Quantity:
1 045
Part Number:
CS5463-ISZ
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS5463-ISZ
0
Part Number:
CS5463-ISZR
Manufacturer:
CYPRESS
Quantity:
1 001
Part Number:
CS5463-ISZR
Manufacturer:
CIRRUS
Quantity:
20 000
6. REGISTER DESCRIPTION
6.1 Page 0 Registers
6.1.1 Configuration Register ( Config )
26
PC[6:0]
I
EWA
Address: 0
Default = 0x000001
IMODE, IINV
iCPU
K[3:0]
gain
EWA
PC6
23
15
7
-
1.
2.
“Default” = bit status after power-on or reset
Any bit not labeled is Reserved. A zero should always be used when writing to one of these bits.
PC5
22
14
ative to the current channel. Default setting is 0000000 = 0.0215 degree phase delay at 60 Hz
(when MCLK = 4.096 MHz). See Section 7.2
mation.
0 = Gain is 10 (default)
1 = Gain is 50
0 = Normal outputs (default)
10 = High-to-low pulse
are sampled, the logic driven by CPUCLK should not be active during the sample edge.
0 = Normal operation (default)
1 = Minimize noise when CPUCLK is driving rising edge logic
clock DCLK. The internal clock frequency is DCLK = MCLK/K. The value of K can range be-
tween 1 and 16. Note that a value of “0000” will set K to 16 (not zero). K = 1 at reset.
Sets the gain of the current PGA.
Allows the E1 and E2 pins to be configured as open-collector output pins.
1 = Only the pull-down device of the E1 and E2 pins are active
Interrupt configuration bits. Select the desired pin behavior for indication of an interrupt.
00 = Active-low level (default)
01 = Active-high level
11 = Low-to-high pulse
Phase compensation. A 2’s complement number which sets a delay in the voltage channel rel-
Inverts the CPUCLK clock. In order to reduce the level of noise present when analog signals
Clock divider. A 4-bit binary number used to divide the value of MCLK to generate the internal
6
-
-
PC4
21
13
5
-
-
IMODE
iCPU
PC3
20
12
4
PC2
IINV
K3
19
11
3
Phase Compensation
PC1
18
10
K2
2
-
on page 39 for more infor-
PC0
K1
17
9
1
-
CS5463
DS678F2
Igain
16
K0
8
0
-

Related parts for CS5463-ISZ