ISL6333CRZ Intersil, ISL6333CRZ Datasheet - Page 28

IC CTRLR PWM 3PHASE BUCK 48-QFN

ISL6333CRZ

Manufacturer Part Number
ISL6333CRZ
Description
IC CTRLR PWM 3PHASE BUCK 48-QFN
Manufacturer
Intersil
Datasheet

Specifications of ISL6333CRZ

Applications
Controller, Intel VR11
Voltage - Input
5 ~ 12 V
Number Of Outputs
1
Voltage - Output
0.5 ~ 1.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
48-VQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6333CRZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
Upper MOSFET Gate Drive Voltage Versatility
The controllers provide the user flexibility in choosing the
upper MOSFET gate drive voltage for efficiency
optimization. The controllers tie all the upper gate drive rails
together to the PUVCC pin. Simply applying a voltage from
+5V up to +12V on PUVCC sets all of the upper gate drive
rail voltages simultaneously.
Initialization
Prior to initialization, proper conditions must exist on the EN,
VCC, PVCC1, PVCC2_3, PUVCC, BYP1 and VID pins. When
the conditions are met, the controllers begin soft-start. Once
the output voltage is within the proper window of operation,
the controllers assert VR_RDY.
Enable and Disable
While in shutdown mode, the LGATE and UGATE signals
are held low to assure the MOSFETs remain off. The
following input conditions must be met before the controllers
are released from shutdown mode to begin the soft-start
startup sequence:
1. The bias voltage applied at VCC must reach the internal
2. The voltage on EN must be above 0.86V. The enable
FIGURE 15. POWER SEQUENCING USING
power-on reset (POR) rising threshold. Once this
threshold is reached, proper operation of all aspects of
the controllers are guaranteed. Hysteresis between the
rising and falling thresholds assure that once enabled,
the controllers will not inadvertently turn off unless the
bias voltage drops substantially (see “Electrical
Specifications” on page 13).
comparator holds the controllers in shutdown until the
voltage at EN rises above 0.86V. The enable comparator
has 104mV of hysteresis to prevent bounce.
THRESHOLD-SENSITIVE ENABLE (EN)
FUNCTION
FAULT LOGIC
CIRCUIT
SOFT-START
POR
ISL6333 INTERNAL CIRCUIT
AND
28
ISL6333, ISL6333A, ISL6333B, ISL6333C
ENABLE
COMPARATOR
+
-
0.86V
VCC
EN
PVCC1
PVCC2_3
PUVCC
BYP1
Once all of these conditions are met the controllers will begin
the soft-start sequence and will ramp the output voltage up
as described in “Soft-Start” on page 28.
Soft-Start
The soft-start function allows the converter to bring up the
output voltage in a controlled fashion, resulting in a linear
ramp-up. The soft-start sequence is composed of four
periods, as shown in Figure 16. Once the controllers are
released from shutdown and soft-start begins (as described
in “Enable and Disable” on page 28), there will be a fixed
delay period, t
the controllers will begin the first soft-start ramp, increasing
the output voltage until it reaches the 1.1V VBOOT voltage.
The controllers will then regulate the output voltage at 1.1V
for another fixed delay period, t
end of the t
signals. It is recommended that the VID codes be set no
later then 50µs into period t
controllers will initiate the second soft-start ramp, regulating
the output voltage up to the VID voltage ± any offset or droop
voltage.
The soft-start time is the sum of the 4 periods as shown in
Equation 19.
During t
voltage change at 6.25mV per step. The time for each step is
determined by the frequency of the soft-start oscillator, which
is defined by the resistor R
t
3. The driver bias voltage applied at the PVCC1, PVCC2_3,
SS
PVCC2, PVCC3, PUVCC, and BYP1 pins must reach the
internal power-on reset (POR) rising threshold.
Hysteresis between the rising and falling thresholds
assure that once enabled, the controllers will not
inadvertently turn off unless the bias voltages drops
substantially (see “Electrical Specifications” on page 13).
=
t
d1
d2
+
and t
FIGURE 16. SOFT-START WAVEFORMS
d3
t
d2
d1
period, the controllers will read the VID
+
V
d4
, of typically 1.10ms. After this delay period,
t
OUT
d3
t
, the controllers digitally control the DAC
d1
VR_RDY
+
, 500mV/DIV
EN
t
d4
t
d2
SS
d3
500µs/DIV
. If the VID code is valid, the
on the SS pin. The soft-start
d3
t
, of typically 93µs. At the
d3
t
d4
t
d5
October 8, 2010
(EQ. 19)
FN6520.3

Related parts for ISL6333CRZ