MAX1531ETJ+ Maxim Integrated Products, MAX1531ETJ+ Datasheet - Page 13

IC PS CTRLR MULTI-OUTPUT 32TQFN

MAX1531ETJ+

Manufacturer Part Number
MAX1531ETJ+
Description
IC PS CTRLR MULTI-OUTPUT 32TQFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX1531ETJ+

Applications
Five Power Supply Monitor
Voltage - Supply
4.5 V ~ 28 V
Current - Supply
1.7mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
32-TQFN Exposed Pad
Voltage - Output
1.25 ~ 16.5 V
Number Of Outputs
5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Voltage - Input
-
Lead Free Status / Rohs Status
 Details
MAX1530
Multiple-Output Power-Supply Controllers for
PIN
MAX1531
______________________________________________________________________________________
10
18
19
7
8
9
NAME
DRV4
DRV5
ONL4
ONL5
FBL4
FBL5
EP
Source Drive Linear Regulator (LR4) Feedback Input. FBL4 regulates at 1.245V nominal.
Connect FBL4 to the center tap of a resistive voltage-divider between the LR4 output and
AGND to set the output voltage. Place the divider close to the FBL4 pin.
Source Drive Linear Regulator (LR4) Base Drive. Open drain of an internal N-channel
MOSFET. Connect DRV4 to the base of an external PNP pass transistor to form a positive
linear regulator. (See the Pass Transistor Selection section.)
Gate-Off Linear Regulator (LR5) Feedback Input. FBL5 regulates at 125mV nominal.
Connect FBL5 to the center tap of a resistive voltage-divider between the LR5 output and
the internal 5V linear regulator output (VL) to set the output voltage. Place the divider close
to the FBL5 pin.
Gate-Off Linear Regulator (LR5) Base Drive. Open drain of an internal P-channel MOSFET.
Connect DRV5 to the base of an external NPN pass transistor to form a negative linear
voltage regulator. (See the Pass Transistor Selection section.)
Source Drive Linear Regulator (LR4) Enable Input. When EN is above its enable threshold,
VL is above its UVLO threshold, and ONL4 is greater than the internal reference, LR4 is
enabled. Drive ONL4 with a logic signal or, for automatic sequencing, connect a capacitor
from ONL4 to AGND. If SEQ is high, EN is above its threshold, and VL is above its UVLO
threshold, an internal 2µA (typ) current source charges the capacitor. Otherwise, an
internal switch discharges the capacitor. Connecting various capacitors to each ONL_ pin
allows the programming of the startup sequence.
Gate-Off Linear Regulator (LR5) Enable Input. When EN is above its enable threshold, VL
is above its UVLO threshold, and ONL5 is greater than the internal reference, LR5 is
enabled. Drive ONL5 with a logic signal or, for automatic sequencing, connect a capacitor
from ONL5 to AGND. If SEQ is high, EN is above its threshold, and VL is above its UVLO
threshold, an internal 2µA (typ) current source charges the capacitor. Otherwise, an
internal switch discharges the capacitor. Connecting various capacitors to each ONL_ pin
allows the programming of the startup sequence.
Exposed Paddle. Internally connected to GND. Connect EP to a large ground plane to
improve thermal dissipation. Do not use as the main ground connection of the IC.
FUNCTION
Pin Description (continued)
LCD Monitors
13

Related parts for MAX1531ETJ+