CDB42428 Cirrus Logic Inc, CDB42428 Datasheet - Page 20

no-image

CDB42428

Manufacturer Part Number
CDB42428
Description
BOARD EVAL FOR CS42428 CODEC
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CDB42428

Main Purpose
Audio, CODEC
Embedded
Yes, FPGA / CPLD
Utilized Ic / Part
CS42428/26/18/16
Primary Attributes
6 Single-Ended Analog Inputs and 8 Outputs, S/PDIF Digital Audio Transmitter and Receiver
Secondary Attributes
Graphic User Interface
Product
Audio Modules
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Contains lead / RoHS non-compliant
Other names
598-1499
20
4. APPLICATIONS
4.1
4.2
4.2.1
Overview
The CS42428 is a highly integrated mixed-signal 24-bit audio codec comprised of 2 analog-to-digital con-
verters (ADC), implemented using multi-bit delta-sigma techniques, and 8 digital-to-analog converters
(DAC). Other functions integrated within the codec include independent digital volume controls for each
DAC, digital de-emphasis filters for DAC, digital gain control for ADC channels, ADC high-pass filters, and
an on-chip voltage reference. All serial data is transmitted through one configurable serial audio interface
for the ADC with enhanced one-line modes of operation, allowing up to 6 channels of serial audio data on
one data line. All functions are configured through a serial control port operable in SPI mode or in I²C mode.
5
The CS42428 operates in one of three oversampling modes based on the input sample rate. Mode selection
is determined by the FM bits in register
(SSM) supports input sample rates up to 50 kHz and uses a 128x oversampling ratio. Double-Speed Mode
(DSM) supports input sample rates up to 100 kHz and uses an oversampling ratio of 64x. Quad-Speed
Mode (QSM) supports input sample rates up to 192 kHz and uses an oversampling ratio of 32x.
Using the integrated PLL, a low-jitter clock is recovered from the ADC LRCK input signal. The recovered
clock or an externally supplied clock attached to the OMCK pin can be used as the System Clock.
Analog Inputs
and
Line-Level Inputs
AINR+, AINR-, AINL+, and AINL- are the line-level differential analog inputs. The analog signal must be
externally biased to VQ, approximately 2.7 V, before being applied to these inputs. The level of the signal
can be adjusted for the left and right ADC independently through the ADC Left and Right Channel Gain
Control Registers on
above positive full scale or below negative full scale, the ADC will output 7FFFFFH or 800000H, respec-
tively and cause the ADC Overflow bit in the register
page 56
occurred in the ADC. See
configuration.
recommended input buffer.
6
show the recommended connections for the CS42428.
to be set to a ‘1’. The GPO pins may also be configured to indicate an overflow condition has
Figure 7
4.1 V
2.7 V
1.3 V
4.1 V
2.7 V
1.3 V
Full-Scale Input Level= (AIN+) - (AIN-)= 5.6 Vpp
page
shows the full-scale analog input levels. See
“General-Purpose Pin Control (addresses 29h to 2Fh)” on page 58
55. The ADC output data is in two’s complement binary format. For inputs
Figure 7. Full-Scale Analog Input
“Functional Mode (address 03h)” on page
“Interrupt Status (address 20h) (Read Only)” on
AIN+
AIN-
“ADC Input Filter” on page 61
43. Single-Speed Mode
CS42428
for proper
DS605F1
for a

Related parts for CDB42428