CDB5364 Cirrus Logic Inc, CDB5364 Datasheet - Page 10

no-image

CDB5364

Manufacturer Part Number
CDB5364
Description
EVALUATION BOARD FOR CS5364
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CDB5364

Number Of Adc's
1
Number Of Bits
24
Sampling Rate (per Second)
192k
Data Interface
I²C, SPI™
Inputs Per Adc
4 Differential
Power (typ) @ Conditions
365mW @ 192kSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
CS5364
Description/function
Audio A/D
Operating Supply Voltage
3.3 V
Product
Audio Modules
For Use With/related Products
CS5364
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Contains lead / RoHS non-compliant
10
4.2
4.3
4.4
.
.
.
Switches
The CDB5364 Evaluation Board switches are used for setting speed modes and format protocols and for
resetting devices to their default state. The switch functions are described in
User Configuration Jumpers
The CDB5364 Evaluation Board jumpers are used for signal routing as shown in
Reserved Factory Programming Jumpers
The CDB5364 Evaluation Board has two reserved headers, J15 and J8, that are used to factory program
the Cygnal
Caution! Do not apply power or shorts to these two jumpers as device damage could occur.
J7
J91
J85
J11
J9
J4
S1-1
S1-2
S1-3
S1-4
S1-5
S1-6
S4-1
S4-2
S3
S2
J15
J8
DESIGNATOR
DESIGNATOR
DESIGNATOR
®
8051 microprocessor and the Xilinx® FPGA so that the FlexGUI interface operates correctly.
CONTROL
-
-
OSC/XTL
+5 V/VA EXT
DSP HEADER
M0
M1
DIF0
DIF1
TDM0
TDM1
MDIV
CLKMODE
BOARD RESET
PGM
MICRO_PROG
JTAG
NAME
NAME
NAME
Table 4. CDB5364 Reserved Jumpers
Table 2. CDB5364 Switches
Table 3. User Jumpers
Select I²C control Source
Short to ground when not using Crystal
Short to ground when not using Crystal
Canned Oscillator/Crystal Selection
VA source selector
speed mode; Master/Slave function
speed mode; Master/Slave function
Data Format
Data Format
Select Channel pairs for S/PDIF output
Select Channel pairs for S/PDIF output
Master Clock Divider
Master Clock Divider
Resets CS5364, CS8406 and FPGA
Forces FPGA to be loaded with new code (not needed by
user)
Reserved interface for pre-programming the Evaluation Board
Reserved interface for pre-programming the Evaluation Board
FUNCTION (see CS5364 Datasheet for details)
FUNCTION
FUNCTION
Table
Table 3
2.
DS625DB1
CDB5364

Related parts for CDB5364