OM11032 NXP Semiconductors, OM11032 Datasheet - Page 25

EVAL BOARD FOR MCB1768

OM11032

Manufacturer Part Number
OM11032
Description
EVAL BOARD FOR MCB1768
Manufacturer
NXP Semiconductors
Type
MCUr
Datasheet

Specifications of OM11032

Contents
Board and software
For Use With/related Products
LPC1768
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-4816
NXP Semiconductors
LPC1769_68_67_66_65_64_63
Product data sheet
7.12.2.1 Features
7.12.3.1 Features
7.12.2 USB host controller
7.12.3 USB OTG controller
7.13 CAN controller and acceptance filters
The host controller enables full- and low-speed data exchange with USB devices attached
to the bus. It consists of a register interface, a serial interface engine, and a DMA
controller. The register interface complies with the OHCI specification.
USB OTG is a supplement to the USB 2.0 specification that augments the capability of
existing mobile devices and USB peripherals by adding host functionality for connection to
USB peripherals.
The OTG Controller integrates the host controller, device controller, and a master-only
I
interface controls an external OTG transceiver.
Remark: The CAN controllers are available on parts LPC1769/68/66/65/64. See
The Controller Area Network (CAN) is a serial communications protocol which efficiently
supports distributed real-time control with a very high level of security. Its domain of
application ranges from high-speed networks to low cost multiplex wiring.
The CAN block is intended to support multiple CAN buses simultaneously, allowing the
device to be used as a gateway, switch, or router among a number of CAN buses in
industrial or automotive applications.
2
C-bus interface to implement OTG dual-role device functionality. The dedicated I
Endpoint Maximum packet size selection (up to USB maximum specification) by
software at run time.
Supports SoftConnect and GoodLink features.
While USB is in the Suspend mode, the part can enter one of the reduced power
modes and wake up on USB activity.
Supports DMA transfers with all on-chip SRAM blocks on all non-control endpoints.
Allows dynamic switching between CPU-controlled slave and DMA modes.
Double buffer implementation for Bulk and Isochronous endpoints.
OHCI compliant.
One downstream port.
Supports port power switching.
Fully compliant with On-The-Go supplement to the USB 2.0 Specification, Revision
1.0a.
Hardware support for Host Negotiation Protocol (HNP).
Includes a programmable timer required for HNP and Session Request Protocol
(SRP).
Supports any OTG transceiver compliant with the OTG Transceiver Specification
(CEA-2011), Rev. 1.0.
All information provided in this document is subject to legal disclaimers.
Rev. 6.01 — 11 March 2011
LPC1769/68/67/66/65/64/63
32-bit ARM Cortex-M3 microcontroller
© NXP B.V. 2011. All rights reserved.
Table
2
25 of 79
C-bus
2.

Related parts for OM11032